1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2c66ec88fSEmmanuel Vadot /* 3c66ec88fSEmmanuel Vadot * Copyright (C) 2018 Zodiac Inflight Innovations 4c66ec88fSEmmanuel Vadot * 5c66ec88fSEmmanuel Vadot * Author: Andrey Smirnov <andrew.smirnov@gmail.com> 6c66ec88fSEmmanuel Vadot */ 7c66ec88fSEmmanuel Vadot 8c66ec88fSEmmanuel Vadot #ifndef DT_BINDING_RESET_IMX8MQ_H 9c66ec88fSEmmanuel Vadot #define DT_BINDING_RESET_IMX8MQ_H 10c66ec88fSEmmanuel Vadot 11c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_POR_RESET0 0 12c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_POR_RESET1 1 13c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_POR_RESET2 2 14c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_POR_RESET3 3 15c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_RESET0 4 16c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_RESET1 5 17c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_RESET2 6 18c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_CORE_RESET3 7 19c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_DBG_RESET0 8 20c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_DBG_RESET1 9 21c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_DBG_RESET2 10 22c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_DBG_RESET3 11 23c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_ETM_RESET0 12 24c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_ETM_RESET1 13 25c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_ETM_RESET2 14 26c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_ETM_RESET3 15 27c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_SOC_DBG_RESET 16 28c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_A53_L2RESET 17 29c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_SW_NON_SCLR_M4C_RST 18 30c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_OTG1_PHY_RESET 19 31c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_OTG2_PHY_RESET 20 /* i.MX8MN does NOT support */ 32c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_DSI_RESET_BYTE_N 21 /* i.MX8MN does NOT support */ 33c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_DSI_RESET_N 22 /* i.MX8MN does NOT support */ 34c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_DSI_DPI_RESET_N 23 /* i.MX8MN does NOT support */ 35c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_DSI_ESC_RESET_N 24 /* i.MX8MN does NOT support */ 36c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_DSI_PCLK_RESET_N 25 /* i.MX8MN does NOT support */ 37c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIEPHY 26 /* i.MX8MN does NOT support */ 38c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIEPHY_PERST 27 /* i.MX8MN does NOT support */ 39c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIE_CTRL_APPS_EN 28 /* i.MX8MN does NOT support */ 40c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF 29 /* i.MX8MN does NOT support */ 41c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_HDMI_PHY_APB_RESET 30 /* i.MX8MM/i.MX8MN does NOT support */ 42c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_DISP_RESET 31 43c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_GPU_RESET 32 44c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_VPU_RESET 33 /* i.MX8MN does NOT support */ 45c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIEPHY2 34 /* i.MX8MM/i.MX8MN does NOT support */ 46c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIEPHY2_PERST 35 /* i.MX8MM/i.MX8MN does NOT support */ 47c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIE2_CTRL_APPS_EN 36 /* i.MX8MM/i.MX8MN does NOT support */ 48c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_PCIE2_CTRL_APPS_TURNOFF 37 /* i.MX8MM/i.MX8MN does NOT support */ 49c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_CSI1_CORE_RESET 38 /* i.MX8MM/i.MX8MN does NOT support */ 50c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_CSI1_PHY_REF_RESET 39 /* i.MX8MM/i.MX8MN does NOT support */ 51c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_CSI1_ESC_RESET 40 /* i.MX8MM/i.MX8MN does NOT support */ 52c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_CSI2_CORE_RESET 41 /* i.MX8MM/i.MX8MN does NOT support */ 53c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_CSI2_PHY_REF_RESET 42 /* i.MX8MM/i.MX8MN does NOT support */ 54c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_MIPI_CSI2_ESC_RESET 43 /* i.MX8MM/i.MX8MN does NOT support */ 55c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_DDRC1_PRST 44 /* i.MX8MN does NOT support */ 56c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_DDRC1_CORE_RESET 45 /* i.MX8MN does NOT support */ 57c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_DDRC1_PHY_RESET 46 /* i.MX8MN does NOT support */ 58c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_DDRC2_PRST 47 /* i.MX8MM/i.MX8MN does NOT support */ 59c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_DDRC2_CORE_RESET 48 /* i.MX8MM/i.MX8MN does NOT support */ 60c66ec88fSEmmanuel Vadot #define IMX8MQ_RESET_DDRC2_PHY_RESET 49 /* i.MX8MM/i.MX8MN does NOT support */ 61*6be33864SEmmanuel Vadot #define IMX8MQ_RESET_SW_M4C_RST 50 62*6be33864SEmmanuel Vadot #define IMX8MQ_RESET_SW_M4P_RST 51 63*6be33864SEmmanuel Vadot #define IMX8MQ_RESET_M4_ENABLE 52 64c66ec88fSEmmanuel Vadot 65*6be33864SEmmanuel Vadot #define IMX8MQ_RESET_NUM 53 66c66ec88fSEmmanuel Vadot 67c66ec88fSEmmanuel Vadot #endif 68