xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/mfd/as3722.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * This header provides macros for ams AS3722 device bindings.
4*c66ec88fSEmmanuel Vadot  *
5*c66ec88fSEmmanuel Vadot  * Copyright (c) 2013, NVIDIA Corporation.
6*c66ec88fSEmmanuel Vadot  *
7*c66ec88fSEmmanuel Vadot  * Author: Laxman Dewangan <ldewangan@nvidia.com>
8*c66ec88fSEmmanuel Vadot  *
9*c66ec88fSEmmanuel Vadot  */
10*c66ec88fSEmmanuel Vadot 
11*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_AS3722_H__
12*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_AS3722_H__
13*c66ec88fSEmmanuel Vadot 
14*c66ec88fSEmmanuel Vadot /* External control pins */
15*c66ec88fSEmmanuel Vadot #define AS3722_EXT_CONTROL_PIN_ENABLE1 1
16*c66ec88fSEmmanuel Vadot #define AS3722_EXT_CONTROL_PIN_ENABLE2 2
17*c66ec88fSEmmanuel Vadot #define AS3722_EXT_CONTROL_PIN_ENABLE3 3
18*c66ec88fSEmmanuel Vadot 
19*c66ec88fSEmmanuel Vadot /* Interrupt numbers for AS3722 */
20*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_LID			0
21*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_ACOK			1
22*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_ENABLE1		2
23*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_OCCUR_ALARM_SD0	3
24*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_ONKEY_LONG_PRESS	4
25*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_ONKEY		5
26*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_OVTMP		6
27*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_LOWBAT		7
28*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_SD0_LV		8
29*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_SD1_LV		9
30*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_SD2_LV		10
31*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_PWM1_OV_PROT		11
32*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_PWM2_OV_PROT		12
33*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_ENABLE2		13
34*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_SD6_LV		14
35*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_RTC_REP		15
36*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_RTC_ALARM		16
37*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_GPIO1		17
38*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_GPIO2		18
39*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_GPIO3		19
40*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_GPIO4		20
41*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_GPIO5		21
42*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_WATCHDOG		22
43*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_ENABLE3		23
44*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_TEMP_SD0_SHUTDOWN	24
45*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_TEMP_SD1_SHUTDOWN	25
46*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_TEMP_SD2_SHUTDOWN	26
47*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_TEMP_SD0_ALARM	27
48*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_TEMP_SD1_ALARM	28
49*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_TEMP_SD6_ALARM	29
50*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_OCCUR_ALARM_SD6	30
51*c66ec88fSEmmanuel Vadot #define AS3722_IRQ_ADC			31
52*c66ec88fSEmmanuel Vadot 
53*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_AS3722_H__ */
54