xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/memory/mt6779-larb-port.h (revision 5def4c47d4bd90b209b9b4a4ba9faec15846d8fd)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright (c) 2019 MediaTek Inc.
4c66ec88fSEmmanuel Vadot  * Author: Chao Hao <chao.hao@mediatek.com>
5c66ec88fSEmmanuel Vadot  */
6c66ec88fSEmmanuel Vadot 
7*5def4c47SEmmanuel Vadot #ifndef _DT_BINDINGS_MEMORY_MT6779_LARB_PORT_H_
8*5def4c47SEmmanuel Vadot #define _DT_BINDINGS_MEMORY_MT6779_LARB_PORT_H_
9c66ec88fSEmmanuel Vadot 
10*5def4c47SEmmanuel Vadot #include <dt-bindings/memory/mtk-memory-port.h>
11c66ec88fSEmmanuel Vadot 
12c66ec88fSEmmanuel Vadot #define M4U_LARB0_ID			 0
13c66ec88fSEmmanuel Vadot #define M4U_LARB1_ID			 1
14c66ec88fSEmmanuel Vadot #define M4U_LARB2_ID			 2
15c66ec88fSEmmanuel Vadot #define M4U_LARB3_ID			 3
16c66ec88fSEmmanuel Vadot #define M4U_LARB4_ID			 4
17c66ec88fSEmmanuel Vadot #define M4U_LARB5_ID			 5
18c66ec88fSEmmanuel Vadot #define M4U_LARB6_ID			 6
19c66ec88fSEmmanuel Vadot #define M4U_LARB7_ID			 7
20c66ec88fSEmmanuel Vadot #define M4U_LARB8_ID			 8
21c66ec88fSEmmanuel Vadot #define M4U_LARB9_ID			 9
22c66ec88fSEmmanuel Vadot #define M4U_LARB10_ID			 10
23c66ec88fSEmmanuel Vadot #define M4U_LARB11_ID			 11
24c66ec88fSEmmanuel Vadot 
25c66ec88fSEmmanuel Vadot /* larb0 */
26c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_POSTMASK0		 MTK_M4U_ID(M4U_LARB0_ID, 0)
27c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL0_HDR		 MTK_M4U_ID(M4U_LARB0_ID, 1)
28c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL1_HDR		 MTK_M4U_ID(M4U_LARB0_ID, 2)
29c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL0		 MTK_M4U_ID(M4U_LARB0_ID, 3)
30c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL1		 MTK_M4U_ID(M4U_LARB0_ID, 4)
31c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_PVRIC0		 MTK_M4U_ID(M4U_LARB0_ID, 5)
32c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_RDMA0		 MTK_M4U_ID(M4U_LARB0_ID, 6)
33c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_WDMA0		 MTK_M4U_ID(M4U_LARB0_ID, 7)
34c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_FAKE0		 MTK_M4U_ID(M4U_LARB0_ID, 8)
35c66ec88fSEmmanuel Vadot 
36c66ec88fSEmmanuel Vadot /* larb1 */
37c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL0_2L_HDR	 MTK_M4U_ID(M4U_LARB1_ID, 0)
38c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL1_2L_HDR	 MTK_M4U_ID(M4U_LARB1_ID, 1)
39c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL0_2L		 MTK_M4U_ID(M4U_LARB1_ID, 2)
40c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_OVL1_2L		 MTK_M4U_ID(M4U_LARB1_ID, 3)
41c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_RDMA1		 MTK_M4U_ID(M4U_LARB1_ID, 4)
42c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_PVRIC0		 MTK_M4U_ID(M4U_LARB1_ID, 5)
43c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_PVRIC1		 MTK_M4U_ID(M4U_LARB1_ID, 6)
44c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_RDMA0		 MTK_M4U_ID(M4U_LARB1_ID, 7)
45c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_RDMA1		 MTK_M4U_ID(M4U_LARB1_ID, 8)
46c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_WROT0_R		 MTK_M4U_ID(M4U_LARB1_ID, 9)
47c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_WROT0_W		 MTK_M4U_ID(M4U_LARB1_ID, 10)
48c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_WROT1_R		 MTK_M4U_ID(M4U_LARB1_ID, 11)
49c66ec88fSEmmanuel Vadot #define M4U_PORT_MDP_WROT1_W		 MTK_M4U_ID(M4U_LARB1_ID, 12)
50c66ec88fSEmmanuel Vadot #define M4U_PORT_DISP_FAKE1		 MTK_M4U_ID(M4U_LARB1_ID, 13)
51c66ec88fSEmmanuel Vadot 
52c66ec88fSEmmanuel Vadot /* larb2-VDEC */
53c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_MC_EXT          MTK_M4U_ID(M4U_LARB2_ID, 0)
54c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_UFO_EXT         MTK_M4U_ID(M4U_LARB2_ID, 1)
55c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_PP_EXT          MTK_M4U_ID(M4U_LARB2_ID, 2)
56c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_PRED_RD_EXT     MTK_M4U_ID(M4U_LARB2_ID, 3)
57c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_PRED_WR_EXT     MTK_M4U_ID(M4U_LARB2_ID, 4)
58c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_PPWRAP_EXT      MTK_M4U_ID(M4U_LARB2_ID, 5)
59c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_TILE_EXT        MTK_M4U_ID(M4U_LARB2_ID, 6)
60c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_VLD_EXT         MTK_M4U_ID(M4U_LARB2_ID, 7)
61c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_VLD2_EXT        MTK_M4U_ID(M4U_LARB2_ID, 8)
62c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_AVC_MV_EXT      MTK_M4U_ID(M4U_LARB2_ID, 9)
63c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_UFO_ENC_EXT     MTK_M4U_ID(M4U_LARB2_ID, 10)
64c66ec88fSEmmanuel Vadot #define M4U_PORT_HW_VDEC_RG_CTRL_DMA_EXT MTK_M4U_ID(M4U_LARB2_ID, 11)
65c66ec88fSEmmanuel Vadot 
66c66ec88fSEmmanuel Vadot /* larb3-VENC */
67c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_RCPU		 MTK_M4U_ID(M4U_LARB3_ID, 0)
68c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_REC		 MTK_M4U_ID(M4U_LARB3_ID, 1)
69c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_BSDMA		 MTK_M4U_ID(M4U_LARB3_ID, 2)
70c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_SV_COMV		 MTK_M4U_ID(M4U_LARB3_ID, 3)
71c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_RD_COMV		 MTK_M4U_ID(M4U_LARB3_ID, 4)
72c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_NBM_RDMA		 MTK_M4U_ID(M4U_LARB3_ID, 5)
73c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_NBM_RDMA_LITE	 MTK_M4U_ID(M4U_LARB3_ID, 6)
74c66ec88fSEmmanuel Vadot #define M4U_PORT_JPGENC_Y_RDMA		 MTK_M4U_ID(M4U_LARB3_ID, 7)
75c66ec88fSEmmanuel Vadot #define M4U_PORT_JPGENC_C_RDMA		 MTK_M4U_ID(M4U_LARB3_ID, 8)
76c66ec88fSEmmanuel Vadot #define M4U_PORT_JPGENC_Q_TABLE		 MTK_M4U_ID(M4U_LARB3_ID, 9)
77c66ec88fSEmmanuel Vadot #define M4U_PORT_JPGENC_BSDMA		 MTK_M4U_ID(M4U_LARB3_ID, 10)
78c66ec88fSEmmanuel Vadot #define M4U_PORT_JPGDEC_WDMA		 MTK_M4U_ID(M4U_LARB3_ID, 11)
79c66ec88fSEmmanuel Vadot #define M4U_PORT_JPGDEC_BSDMA		 MTK_M4U_ID(M4U_LARB3_ID, 12)
80c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_NBM_WDMA		 MTK_M4U_ID(M4U_LARB3_ID, 13)
81c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_NBM_WDMA_LITE	 MTK_M4U_ID(M4U_LARB3_ID, 14)
82c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_CUR_LUMA		 MTK_M4U_ID(M4U_LARB3_ID, 15)
83c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_CUR_CHROMA	 MTK_M4U_ID(M4U_LARB3_ID, 16)
84c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_REF_LUMA		 MTK_M4U_ID(M4U_LARB3_ID, 17)
85c66ec88fSEmmanuel Vadot #define M4U_PORT_VENC_REF_CHROMA	 MTK_M4U_ID(M4U_LARB3_ID, 18)
86c66ec88fSEmmanuel Vadot 
87c66ec88fSEmmanuel Vadot /* larb4-dummy */
88c66ec88fSEmmanuel Vadot 
89c66ec88fSEmmanuel Vadot /* larb5-IMG */
90c66ec88fSEmmanuel Vadot #define M4U_PORT_IMGI_D1		 MTK_M4U_ID(M4U_LARB5_ID, 0)
91c66ec88fSEmmanuel Vadot #define M4U_PORT_IMGBI_D1		 MTK_M4U_ID(M4U_LARB5_ID, 1)
92c66ec88fSEmmanuel Vadot #define M4U_PORT_DMGI_D1		 MTK_M4U_ID(M4U_LARB5_ID, 2)
93c66ec88fSEmmanuel Vadot #define M4U_PORT_DEPI_D1		 MTK_M4U_ID(M4U_LARB5_ID, 3)
94c66ec88fSEmmanuel Vadot #define M4U_PORT_LCEI_D1		 MTK_M4U_ID(M4U_LARB5_ID, 4)
95c66ec88fSEmmanuel Vadot #define M4U_PORT_SMTI_D1		 MTK_M4U_ID(M4U_LARB5_ID, 5)
96c66ec88fSEmmanuel Vadot #define M4U_PORT_SMTO_D2		 MTK_M4U_ID(M4U_LARB5_ID, 6)
97c66ec88fSEmmanuel Vadot #define M4U_PORT_SMTO_D1		 MTK_M4U_ID(M4U_LARB5_ID, 7)
98c66ec88fSEmmanuel Vadot #define M4U_PORT_CRZO_D1		 MTK_M4U_ID(M4U_LARB5_ID, 8)
99c66ec88fSEmmanuel Vadot #define M4U_PORT_IMG3O_D1		 MTK_M4U_ID(M4U_LARB5_ID, 9)
100c66ec88fSEmmanuel Vadot #define M4U_PORT_VIPI_D1		 MTK_M4U_ID(M4U_LARB5_ID, 10)
101c66ec88fSEmmanuel Vadot #define M4U_PORT_WPE_RDMA1		 MTK_M4U_ID(M4U_LARB5_ID, 11)
102c66ec88fSEmmanuel Vadot #define M4U_PORT_WPE_RDMA0		 MTK_M4U_ID(M4U_LARB5_ID, 12)
103c66ec88fSEmmanuel Vadot #define M4U_PORT_WPE_WDMA		 MTK_M4U_ID(M4U_LARB5_ID, 13)
104c66ec88fSEmmanuel Vadot #define M4U_PORT_TIMGO_D1		 MTK_M4U_ID(M4U_LARB5_ID, 14)
105c66ec88fSEmmanuel Vadot #define M4U_PORT_MFB_RDMA0		 MTK_M4U_ID(M4U_LARB5_ID, 15)
106c66ec88fSEmmanuel Vadot #define M4U_PORT_MFB_RDMA1		 MTK_M4U_ID(M4U_LARB5_ID, 16)
107c66ec88fSEmmanuel Vadot #define M4U_PORT_MFB_RDMA2		 MTK_M4U_ID(M4U_LARB5_ID, 17)
108c66ec88fSEmmanuel Vadot #define M4U_PORT_MFB_RDMA3		 MTK_M4U_ID(M4U_LARB5_ID, 18)
109c66ec88fSEmmanuel Vadot #define M4U_PORT_MFB_WDMA		 MTK_M4U_ID(M4U_LARB5_ID, 19)
110c66ec88fSEmmanuel Vadot #define M4U_PORT_RESERVE1		 MTK_M4U_ID(M4U_LARB5_ID, 20)
111c66ec88fSEmmanuel Vadot #define M4U_PORT_RESERVE2		 MTK_M4U_ID(M4U_LARB5_ID, 21)
112c66ec88fSEmmanuel Vadot #define M4U_PORT_RESERVE3		 MTK_M4U_ID(M4U_LARB5_ID, 22)
113c66ec88fSEmmanuel Vadot #define M4U_PORT_RESERVE4		 MTK_M4U_ID(M4U_LARB5_ID, 23)
114c66ec88fSEmmanuel Vadot #define M4U_PORT_RESERVE5		 MTK_M4U_ID(M4U_LARB5_ID, 24)
115c66ec88fSEmmanuel Vadot #define M4U_PORT_RESERVE6		 MTK_M4U_ID(M4U_LARB5_ID, 25)
116c66ec88fSEmmanuel Vadot 
117c66ec88fSEmmanuel Vadot /* larb6-IMG-VPU */
118c66ec88fSEmmanuel Vadot #define M4U_PORT_IMG_IPUO		 MTK_M4U_ID(M4U_LARB6_ID, 0)
119c66ec88fSEmmanuel Vadot #define M4U_PORT_IMG_IPU3O		 MTK_M4U_ID(M4U_LARB6_ID, 1)
120c66ec88fSEmmanuel Vadot #define M4U_PORT_IMG_IPUI		 MTK_M4U_ID(M4U_LARB6_ID, 2)
121c66ec88fSEmmanuel Vadot 
122c66ec88fSEmmanuel Vadot /* larb7-DVS */
123c66ec88fSEmmanuel Vadot #define M4U_PORT_DVS_RDMA		 MTK_M4U_ID(M4U_LARB7_ID, 0)
124c66ec88fSEmmanuel Vadot #define M4U_PORT_DVS_WDMA		 MTK_M4U_ID(M4U_LARB7_ID, 1)
125c66ec88fSEmmanuel Vadot #define M4U_PORT_DVP_RDMA		 MTK_M4U_ID(M4U_LARB7_ID, 2)
126c66ec88fSEmmanuel Vadot #define M4U_PORT_DVP_WDMA		 MTK_M4U_ID(M4U_LARB7_ID, 3)
127c66ec88fSEmmanuel Vadot 
128c66ec88fSEmmanuel Vadot /* larb8-IPESYS */
129c66ec88fSEmmanuel Vadot #define M4U_PORT_FDVT_RDA		 MTK_M4U_ID(M4U_LARB8_ID, 0)
130c66ec88fSEmmanuel Vadot #define M4U_PORT_FDVT_RDB		 MTK_M4U_ID(M4U_LARB8_ID, 1)
131c66ec88fSEmmanuel Vadot #define M4U_PORT_FDVT_WRA		 MTK_M4U_ID(M4U_LARB8_ID, 2)
132c66ec88fSEmmanuel Vadot #define M4U_PORT_FDVT_WRB		 MTK_M4U_ID(M4U_LARB8_ID, 3)
133c66ec88fSEmmanuel Vadot #define M4U_PORT_FE_RD0			 MTK_M4U_ID(M4U_LARB8_ID, 4)
134c66ec88fSEmmanuel Vadot #define M4U_PORT_FE_RD1			 MTK_M4U_ID(M4U_LARB8_ID, 5)
135c66ec88fSEmmanuel Vadot #define M4U_PORT_FE_WR0			 MTK_M4U_ID(M4U_LARB8_ID, 6)
136c66ec88fSEmmanuel Vadot #define M4U_PORT_FE_WR1			 MTK_M4U_ID(M4U_LARB8_ID, 7)
137c66ec88fSEmmanuel Vadot #define M4U_PORT_RSC_RDMA0		 MTK_M4U_ID(M4U_LARB8_ID, 8)
138c66ec88fSEmmanuel Vadot #define M4U_PORT_RSC_WDMA		 MTK_M4U_ID(M4U_LARB8_ID, 9)
139c66ec88fSEmmanuel Vadot 
140c66ec88fSEmmanuel Vadot /* larb9-CAM */
141c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IMGO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 0)
142c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RRZO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 1)
143c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LSCI_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 2)
144c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_BPCI_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 3)
145c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_YUVO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 4)
146c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_UFDI_R2_C		 MTK_M4U_ID(M4U_LARB9_ID, 5)
147c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RAWI_R2_C		 MTK_M4U_ID(M4U_LARB9_ID, 6)
148c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RAWI_R5_C		 MTK_M4U_ID(M4U_LARB9_ID, 7)
149c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CAMSV_1		 MTK_M4U_ID(M4U_LARB9_ID, 8)
150c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CAMSV_2		 MTK_M4U_ID(M4U_LARB9_ID, 9)
151c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CAMSV_3		 MTK_M4U_ID(M4U_LARB9_ID, 10)
152c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CAMSV_4		 MTK_M4U_ID(M4U_LARB9_ID, 11)
153c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CAMSV_5		 MTK_M4U_ID(M4U_LARB9_ID, 12)
154c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CAMSV_6		 MTK_M4U_ID(M4U_LARB9_ID, 13)
155c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_AAO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 14)
156c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_AFO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 15)
157c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_FLKO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 16)
158c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LCESO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 17)
159c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CRZO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 18)
160c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LTMSO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 19)
161c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RSSO_R1_C		 MTK_M4U_ID(M4U_LARB9_ID, 20)
162c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CCUI		 MTK_M4U_ID(M4U_LARB9_ID, 21)
163c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CCUO		 MTK_M4U_ID(M4U_LARB9_ID, 22)
164c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_FAKE		 MTK_M4U_ID(M4U_LARB9_ID, 23)
165c66ec88fSEmmanuel Vadot 
166c66ec88fSEmmanuel Vadot /* larb10-CAM_A */
167c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IMGO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 0)
168c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RRZO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 1)
169c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LSCI_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 2)
170c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_BPCI_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 3)
171c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_YUVO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 4)
172c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_UFDI_R2_A		 MTK_M4U_ID(M4U_LARB10_ID, 5)
173c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RAWI_R2_A		 MTK_M4U_ID(M4U_LARB10_ID, 6)
174c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RAWI_R5_A		 MTK_M4U_ID(M4U_LARB10_ID, 7)
175c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IMGO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 8)
176c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RRZO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 9)
177c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LSCI_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 10)
178c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_BPCI_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 11)
179c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_YUVO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 12)
180c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_UFDI_R2_B		 MTK_M4U_ID(M4U_LARB10_ID, 13)
181c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RAWI_R2_B		 MTK_M4U_ID(M4U_LARB10_ID, 14)
182c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RAWI_R5_B		 MTK_M4U_ID(M4U_LARB10_ID, 15)
183c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CAMSV_0		 MTK_M4U_ID(M4U_LARB10_ID, 16)
184c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_AAO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 17)
185c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_AFO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 18)
186c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_FLKO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 19)
187c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LCESO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 20)
188c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CRZO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 21)
189c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_AAO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 22)
190c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_AFO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 23)
191c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_FLKO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 24)
192c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LCESO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 25)
193c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_CRZO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 26)
194c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LTMSO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 27)
195c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RSSO_R1_A		 MTK_M4U_ID(M4U_LARB10_ID, 28)
196c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_LTMSO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 29)
197c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_RSSO_R1_B		 MTK_M4U_ID(M4U_LARB10_ID, 30)
198c66ec88fSEmmanuel Vadot 
199c66ec88fSEmmanuel Vadot /* larb11-CAM-VPU */
200c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IPUO		 MTK_M4U_ID(M4U_LARB11_ID, 0)
201c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IPU2O		 MTK_M4U_ID(M4U_LARB11_ID, 1)
202c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IPU3O		 MTK_M4U_ID(M4U_LARB11_ID, 2)
203c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IPUI		 MTK_M4U_ID(M4U_LARB11_ID, 3)
204c66ec88fSEmmanuel Vadot #define M4U_PORT_CAM_IPU2I		 MTK_M4U_ID(M4U_LARB11_ID, 4)
205c66ec88fSEmmanuel Vadot 
206c66ec88fSEmmanuel Vadot #endif
207