xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/interconnect/qcom,milos-rpmh.h (revision 833e5d42ab135b0238e61c5b3c19b8619677cbfa)
1*833e5d42SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*833e5d42SEmmanuel Vadot /*
3*833e5d42SEmmanuel Vadot  * Copyright (c) 2023-2024, Qualcomm Innovation Center, Inc. All rights reserved.
4*833e5d42SEmmanuel Vadot  * Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com>
5*833e5d42SEmmanuel Vadot  */
6*833e5d42SEmmanuel Vadot 
7*833e5d42SEmmanuel Vadot #ifndef __DT_BINDINGS_INTERCONNECT_QCOM_MILOS_H
8*833e5d42SEmmanuel Vadot #define __DT_BINDINGS_INTERCONNECT_QCOM_MILOS_H
9*833e5d42SEmmanuel Vadot 
10*833e5d42SEmmanuel Vadot #define MASTER_QUP_1				0
11*833e5d42SEmmanuel Vadot #define MASTER_UFS_MEM				1
12*833e5d42SEmmanuel Vadot #define MASTER_USB3_0				2
13*833e5d42SEmmanuel Vadot #define SLAVE_A1NOC_SNOC			3
14*833e5d42SEmmanuel Vadot 
15*833e5d42SEmmanuel Vadot #define MASTER_QDSS_BAM				0
16*833e5d42SEmmanuel Vadot #define MASTER_QSPI_0				1
17*833e5d42SEmmanuel Vadot #define MASTER_QUP_0				2
18*833e5d42SEmmanuel Vadot #define MASTER_CRYPTO				3
19*833e5d42SEmmanuel Vadot #define MASTER_IPA				4
20*833e5d42SEmmanuel Vadot #define MASTER_QDSS_ETR				5
21*833e5d42SEmmanuel Vadot #define MASTER_QDSS_ETR_1			6
22*833e5d42SEmmanuel Vadot #define MASTER_SDCC_1				7
23*833e5d42SEmmanuel Vadot #define MASTER_SDCC_2				8
24*833e5d42SEmmanuel Vadot #define SLAVE_A2NOC_SNOC			9
25*833e5d42SEmmanuel Vadot 
26*833e5d42SEmmanuel Vadot #define MASTER_QUP_CORE_0			0
27*833e5d42SEmmanuel Vadot #define MASTER_QUP_CORE_1			1
28*833e5d42SEmmanuel Vadot #define SLAVE_QUP_CORE_0			2
29*833e5d42SEmmanuel Vadot #define SLAVE_QUP_CORE_1			3
30*833e5d42SEmmanuel Vadot 
31*833e5d42SEmmanuel Vadot #define MASTER_CNOC_CFG				0
32*833e5d42SEmmanuel Vadot #define SLAVE_AHB2PHY_SOUTH			1
33*833e5d42SEmmanuel Vadot #define SLAVE_AHB2PHY_NORTH			2
34*833e5d42SEmmanuel Vadot #define SLAVE_CAMERA_CFG			3
35*833e5d42SEmmanuel Vadot #define SLAVE_CLK_CTL				4
36*833e5d42SEmmanuel Vadot #define SLAVE_RBCPR_CX_CFG			5
37*833e5d42SEmmanuel Vadot #define SLAVE_RBCPR_MXA_CFG			6
38*833e5d42SEmmanuel Vadot #define SLAVE_CRYPTO_0_CFG			7
39*833e5d42SEmmanuel Vadot #define SLAVE_CX_RDPM				8
40*833e5d42SEmmanuel Vadot #define SLAVE_GFX3D_CFG				9
41*833e5d42SEmmanuel Vadot #define SLAVE_IMEM_CFG				10
42*833e5d42SEmmanuel Vadot #define SLAVE_CNOC_MSS				11
43*833e5d42SEmmanuel Vadot #define SLAVE_MX_2_RDPM				12
44*833e5d42SEmmanuel Vadot #define SLAVE_MX_RDPM				13
45*833e5d42SEmmanuel Vadot #define SLAVE_PDM				14
46*833e5d42SEmmanuel Vadot #define SLAVE_QDSS_CFG				15
47*833e5d42SEmmanuel Vadot #define SLAVE_QSPI_0				16
48*833e5d42SEmmanuel Vadot #define SLAVE_QUP_0				17
49*833e5d42SEmmanuel Vadot #define SLAVE_QUP_1				18
50*833e5d42SEmmanuel Vadot #define SLAVE_SDC1				19
51*833e5d42SEmmanuel Vadot #define SLAVE_SDCC_2				20
52*833e5d42SEmmanuel Vadot #define SLAVE_TCSR				21
53*833e5d42SEmmanuel Vadot #define SLAVE_TLMM				22
54*833e5d42SEmmanuel Vadot #define SLAVE_UFS_MEM_CFG			23
55*833e5d42SEmmanuel Vadot #define SLAVE_USB3_0				24
56*833e5d42SEmmanuel Vadot #define SLAVE_VENUS_CFG				25
57*833e5d42SEmmanuel Vadot #define SLAVE_VSENSE_CTRL_CFG			26
58*833e5d42SEmmanuel Vadot #define SLAVE_WLAN				27
59*833e5d42SEmmanuel Vadot #define SLAVE_CNOC_MNOC_HF_CFG			28
60*833e5d42SEmmanuel Vadot #define SLAVE_CNOC_MNOC_SF_CFG			29
61*833e5d42SEmmanuel Vadot #define SLAVE_NSP_QTB_CFG			30
62*833e5d42SEmmanuel Vadot #define SLAVE_PCIE_ANOC_CFG			31
63*833e5d42SEmmanuel Vadot #define SLAVE_WLAN_Q6_THROTTLE_CFG		32
64*833e5d42SEmmanuel Vadot #define SLAVE_SERVICE_CNOC_CFG			33
65*833e5d42SEmmanuel Vadot #define SLAVE_QDSS_STM				34
66*833e5d42SEmmanuel Vadot #define SLAVE_TCU				35
67*833e5d42SEmmanuel Vadot 
68*833e5d42SEmmanuel Vadot #define MASTER_GEM_NOC_CNOC			0
69*833e5d42SEmmanuel Vadot #define MASTER_GEM_NOC_PCIE_SNOC		1
70*833e5d42SEmmanuel Vadot #define SLAVE_AOSS				2
71*833e5d42SEmmanuel Vadot #define SLAVE_DISPLAY_CFG			3
72*833e5d42SEmmanuel Vadot #define SLAVE_IPA_CFG				4
73*833e5d42SEmmanuel Vadot #define SLAVE_IPC_ROUTER_CFG			5
74*833e5d42SEmmanuel Vadot #define SLAVE_PCIE_0_CFG			6
75*833e5d42SEmmanuel Vadot #define SLAVE_PCIE_1_CFG			7
76*833e5d42SEmmanuel Vadot #define SLAVE_PRNG				8
77*833e5d42SEmmanuel Vadot #define SLAVE_TME_CFG				9
78*833e5d42SEmmanuel Vadot #define SLAVE_APPSS				10
79*833e5d42SEmmanuel Vadot #define SLAVE_CNOC_CFG				11
80*833e5d42SEmmanuel Vadot #define SLAVE_DDRSS_CFG				12
81*833e5d42SEmmanuel Vadot #define SLAVE_IMEM				13
82*833e5d42SEmmanuel Vadot #define SLAVE_PIMEM				14
83*833e5d42SEmmanuel Vadot #define SLAVE_SERVICE_CNOC			15
84*833e5d42SEmmanuel Vadot #define SLAVE_PCIE_0				16
85*833e5d42SEmmanuel Vadot #define SLAVE_PCIE_1				17
86*833e5d42SEmmanuel Vadot 
87*833e5d42SEmmanuel Vadot #define MASTER_GPU_TCU				0
88*833e5d42SEmmanuel Vadot #define MASTER_SYS_TCU				1
89*833e5d42SEmmanuel Vadot #define MASTER_APPSS_PROC			2
90*833e5d42SEmmanuel Vadot #define MASTER_GFX3D				3
91*833e5d42SEmmanuel Vadot #define MASTER_LPASS_GEM_NOC			4
92*833e5d42SEmmanuel Vadot #define MASTER_MSS_PROC				5
93*833e5d42SEmmanuel Vadot #define MASTER_MNOC_HF_MEM_NOC			6
94*833e5d42SEmmanuel Vadot #define MASTER_MNOC_SF_MEM_NOC			7
95*833e5d42SEmmanuel Vadot #define MASTER_COMPUTE_NOC			8
96*833e5d42SEmmanuel Vadot #define MASTER_ANOC_PCIE_GEM_NOC		9
97*833e5d42SEmmanuel Vadot #define MASTER_SNOC_GC_MEM_NOC			10
98*833e5d42SEmmanuel Vadot #define MASTER_SNOC_SF_MEM_NOC			11
99*833e5d42SEmmanuel Vadot #define MASTER_WLAN_Q6				12
100*833e5d42SEmmanuel Vadot #define SLAVE_GEM_NOC_CNOC			13
101*833e5d42SEmmanuel Vadot #define SLAVE_LLCC				14
102*833e5d42SEmmanuel Vadot #define SLAVE_MEM_NOC_PCIE_SNOC			15
103*833e5d42SEmmanuel Vadot 
104*833e5d42SEmmanuel Vadot #define MASTER_LPASS_PROC			0
105*833e5d42SEmmanuel Vadot #define SLAVE_LPASS_GEM_NOC			1
106*833e5d42SEmmanuel Vadot 
107*833e5d42SEmmanuel Vadot #define MASTER_LLCC				0
108*833e5d42SEmmanuel Vadot #define SLAVE_EBI1				1
109*833e5d42SEmmanuel Vadot 
110*833e5d42SEmmanuel Vadot #define MASTER_CAMNOC_HF			0
111*833e5d42SEmmanuel Vadot #define MASTER_CAMNOC_ICP			1
112*833e5d42SEmmanuel Vadot #define MASTER_CAMNOC_SF			2
113*833e5d42SEmmanuel Vadot #define MASTER_MDP				3
114*833e5d42SEmmanuel Vadot #define MASTER_VIDEO				4
115*833e5d42SEmmanuel Vadot #define MASTER_CNOC_MNOC_HF_CFG			5
116*833e5d42SEmmanuel Vadot #define MASTER_CNOC_MNOC_SF_CFG			6
117*833e5d42SEmmanuel Vadot #define SLAVE_MNOC_HF_MEM_NOC			7
118*833e5d42SEmmanuel Vadot #define SLAVE_MNOC_SF_MEM_NOC			8
119*833e5d42SEmmanuel Vadot #define SLAVE_SERVICE_MNOC_HF			9
120*833e5d42SEmmanuel Vadot #define SLAVE_SERVICE_MNOC_SF			10
121*833e5d42SEmmanuel Vadot 
122*833e5d42SEmmanuel Vadot #define MASTER_CDSP_PROC			0
123*833e5d42SEmmanuel Vadot #define SLAVE_CDSP_MEM_NOC			1
124*833e5d42SEmmanuel Vadot 
125*833e5d42SEmmanuel Vadot #define MASTER_PCIE_ANOC_CFG			0
126*833e5d42SEmmanuel Vadot #define MASTER_PCIE_0				1
127*833e5d42SEmmanuel Vadot #define MASTER_PCIE_1				2
128*833e5d42SEmmanuel Vadot #define SLAVE_ANOC_PCIE_GEM_NOC			3
129*833e5d42SEmmanuel Vadot #define SLAVE_SERVICE_PCIE_ANOC			4
130*833e5d42SEmmanuel Vadot 
131*833e5d42SEmmanuel Vadot #define MASTER_A1NOC_SNOC			0
132*833e5d42SEmmanuel Vadot #define MASTER_A2NOC_SNOC			1
133*833e5d42SEmmanuel Vadot #define MASTER_APSS_NOC				2
134*833e5d42SEmmanuel Vadot #define MASTER_CNOC_SNOC			3
135*833e5d42SEmmanuel Vadot #define MASTER_PIMEM				4
136*833e5d42SEmmanuel Vadot #define MASTER_GIC				5
137*833e5d42SEmmanuel Vadot #define SLAVE_SNOC_GEM_NOC_GC			6
138*833e5d42SEmmanuel Vadot #define SLAVE_SNOC_GEM_NOC_SF			7
139*833e5d42SEmmanuel Vadot 
140*833e5d42SEmmanuel Vadot 
141*833e5d42SEmmanuel Vadot #endif
142