xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/zx296718-clock.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2015 - 2016 ZTE Corporation.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_ZX296718_H
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_ZX296718_H
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot /* PLL */
9*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_CPU	1
10*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_MAC	2
11*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_MM0	3
12*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_MM1	4
13*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_VGA	5
14*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_DDR	6
15*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_AUDIO	7
16*c66ec88fSEmmanuel Vadot #define ZX296718_PLL_HSIC	8
17*c66ec88fSEmmanuel Vadot #define CPU_DBG_GATE		9
18*c66ec88fSEmmanuel Vadot #define A72_GATE		10
19*c66ec88fSEmmanuel Vadot #define CPU_PERI_GATE		11
20*c66ec88fSEmmanuel Vadot #define A53_GATE		12
21*c66ec88fSEmmanuel Vadot #define DDR1_GATE		13
22*c66ec88fSEmmanuel Vadot #define DDR0_GATE		14
23*c66ec88fSEmmanuel Vadot #define SD1_WCLK		15
24*c66ec88fSEmmanuel Vadot #define SD1_AHB			16
25*c66ec88fSEmmanuel Vadot #define SD0_WCLK		17
26*c66ec88fSEmmanuel Vadot #define SD0_AHB			18
27*c66ec88fSEmmanuel Vadot #define EMMC_WCLK		19
28*c66ec88fSEmmanuel Vadot #define EMMC_NAND_AXI		20
29*c66ec88fSEmmanuel Vadot #define NAND_WCLK		21
30*c66ec88fSEmmanuel Vadot #define EMMC_NAND_AHB		22
31*c66ec88fSEmmanuel Vadot #define LSP1_148M5		23
32*c66ec88fSEmmanuel Vadot #define LSP1_99M		24
33*c66ec88fSEmmanuel Vadot #define LSP1_24M		25
34*c66ec88fSEmmanuel Vadot #define LSP0_74M25		26
35*c66ec88fSEmmanuel Vadot #define LSP0_32K		27
36*c66ec88fSEmmanuel Vadot #define LSP0_148M5		28
37*c66ec88fSEmmanuel Vadot #define LSP0_99M		29
38*c66ec88fSEmmanuel Vadot #define LSP0_24M		30
39*c66ec88fSEmmanuel Vadot #define DEMUX_AXI		31
40*c66ec88fSEmmanuel Vadot #define DEMUX_APB		32
41*c66ec88fSEmmanuel Vadot #define DEMUX_148M5		33
42*c66ec88fSEmmanuel Vadot #define DEMUX_108M		34
43*c66ec88fSEmmanuel Vadot #define AUDIO_APB		35
44*c66ec88fSEmmanuel Vadot #define AUDIO_99M		36
45*c66ec88fSEmmanuel Vadot #define AUDIO_24M		37
46*c66ec88fSEmmanuel Vadot #define AUDIO_16M384		38
47*c66ec88fSEmmanuel Vadot #define AUDIO_32K		39
48*c66ec88fSEmmanuel Vadot #define WDT_WCLK		40
49*c66ec88fSEmmanuel Vadot #define TIMER_WCLK		41
50*c66ec88fSEmmanuel Vadot #define VDE_ACLK		42
51*c66ec88fSEmmanuel Vadot #define VCE_ACLK		43
52*c66ec88fSEmmanuel Vadot #define HDE_ACLK		44
53*c66ec88fSEmmanuel Vadot #define GPU_ACLK		45
54*c66ec88fSEmmanuel Vadot #define SAPPU_ACLK		46
55*c66ec88fSEmmanuel Vadot #define SAPPU_WCLK		47
56*c66ec88fSEmmanuel Vadot #define VOU_ACLK		48
57*c66ec88fSEmmanuel Vadot #define VOU_MAIN_WCLK		49
58*c66ec88fSEmmanuel Vadot #define VOU_AUX_WCLK		50
59*c66ec88fSEmmanuel Vadot #define VOU_PPU_WCLK		51
60*c66ec88fSEmmanuel Vadot #define MIPI_CFG_CLK		52
61*c66ec88fSEmmanuel Vadot #define VGA_I2C_WCLK		53
62*c66ec88fSEmmanuel Vadot #define MIPI_REF_CLK		54
63*c66ec88fSEmmanuel Vadot #define HDMI_OSC_CEC		55
64*c66ec88fSEmmanuel Vadot #define HDMI_OSC_CLK		56
65*c66ec88fSEmmanuel Vadot #define HDMI_XCLK		57
66*c66ec88fSEmmanuel Vadot #define VIU_M0_ACLK		58
67*c66ec88fSEmmanuel Vadot #define VIU_M1_ACLK		59
68*c66ec88fSEmmanuel Vadot #define VIU_WCLK		60
69*c66ec88fSEmmanuel Vadot #define VIU_JPEG_WCLK		61
70*c66ec88fSEmmanuel Vadot #define VIU_CFG_CLK		62
71*c66ec88fSEmmanuel Vadot #define TS_SYS_WCLK		63
72*c66ec88fSEmmanuel Vadot #define TS_SYS_108M		64
73*c66ec88fSEmmanuel Vadot #define USB20_HCLK		65
74*c66ec88fSEmmanuel Vadot #define USB20_PHY_CLK		66
75*c66ec88fSEmmanuel Vadot #define USB21_HCLK		67
76*c66ec88fSEmmanuel Vadot #define USB21_PHY_CLK		68
77*c66ec88fSEmmanuel Vadot #define GMAC_RMIICLK		69
78*c66ec88fSEmmanuel Vadot #define GMAC_PCLK		70
79*c66ec88fSEmmanuel Vadot #define GMAC_ACLK		71
80*c66ec88fSEmmanuel Vadot #define GMAC_RFCLK		72
81*c66ec88fSEmmanuel Vadot #define TEMPSENSOR_GATE		73
82*c66ec88fSEmmanuel Vadot 
83*c66ec88fSEmmanuel Vadot #define TOP_NR_CLKS		74
84*c66ec88fSEmmanuel Vadot 
85*c66ec88fSEmmanuel Vadot 
86*c66ec88fSEmmanuel Vadot #define LSP0_TIMER3_PCLK	1
87*c66ec88fSEmmanuel Vadot #define LSP0_TIMER3_WCLK	2
88*c66ec88fSEmmanuel Vadot #define LSP0_TIMER4_PCLK	3
89*c66ec88fSEmmanuel Vadot #define LSP0_TIMER4_WCLK	4
90*c66ec88fSEmmanuel Vadot #define LSP0_TIMER5_PCLK	5
91*c66ec88fSEmmanuel Vadot #define LSP0_TIMER5_WCLK	6
92*c66ec88fSEmmanuel Vadot #define LSP0_UART3_PCLK		7
93*c66ec88fSEmmanuel Vadot #define LSP0_UART3_WCLK		8
94*c66ec88fSEmmanuel Vadot #define LSP0_UART1_PCLK		9
95*c66ec88fSEmmanuel Vadot #define LSP0_UART1_WCLK		10
96*c66ec88fSEmmanuel Vadot #define LSP0_UART2_PCLK		11
97*c66ec88fSEmmanuel Vadot #define LSP0_UART2_WCLK		12
98*c66ec88fSEmmanuel Vadot #define LSP0_SPIFC0_PCLK	13
99*c66ec88fSEmmanuel Vadot #define LSP0_SPIFC0_WCLK	14
100*c66ec88fSEmmanuel Vadot #define LSP0_I2C4_PCLK		15
101*c66ec88fSEmmanuel Vadot #define LSP0_I2C4_WCLK		16
102*c66ec88fSEmmanuel Vadot #define LSP0_I2C5_PCLK		17
103*c66ec88fSEmmanuel Vadot #define LSP0_I2C5_WCLK		18
104*c66ec88fSEmmanuel Vadot #define LSP0_SSP0_PCLK		19
105*c66ec88fSEmmanuel Vadot #define LSP0_SSP0_WCLK		20
106*c66ec88fSEmmanuel Vadot #define LSP0_SSP1_PCLK		21
107*c66ec88fSEmmanuel Vadot #define LSP0_SSP1_WCLK		22
108*c66ec88fSEmmanuel Vadot #define LSP0_USIM_PCLK		23
109*c66ec88fSEmmanuel Vadot #define LSP0_USIM_WCLK		24
110*c66ec88fSEmmanuel Vadot #define LSP0_GPIO_PCLK		25
111*c66ec88fSEmmanuel Vadot #define LSP0_GPIO_WCLK		26
112*c66ec88fSEmmanuel Vadot #define LSP0_I2C3_PCLK		27
113*c66ec88fSEmmanuel Vadot #define LSP0_I2C3_WCLK		28
114*c66ec88fSEmmanuel Vadot 
115*c66ec88fSEmmanuel Vadot #define LSP0_NR_CLKS		29
116*c66ec88fSEmmanuel Vadot 
117*c66ec88fSEmmanuel Vadot 
118*c66ec88fSEmmanuel Vadot #define LSP1_UART4_PCLK		1
119*c66ec88fSEmmanuel Vadot #define LSP1_UART4_WCLK		2
120*c66ec88fSEmmanuel Vadot #define LSP1_UART5_PCLK		3
121*c66ec88fSEmmanuel Vadot #define LSP1_UART5_WCLK		4
122*c66ec88fSEmmanuel Vadot #define LSP1_PWM_PCLK		5
123*c66ec88fSEmmanuel Vadot #define LSP1_PWM_WCLK		6
124*c66ec88fSEmmanuel Vadot #define LSP1_I2C2_PCLK		7
125*c66ec88fSEmmanuel Vadot #define LSP1_I2C2_WCLK		8
126*c66ec88fSEmmanuel Vadot #define LSP1_SSP2_PCLK		9
127*c66ec88fSEmmanuel Vadot #define LSP1_SSP2_WCLK		10
128*c66ec88fSEmmanuel Vadot #define LSP1_SSP3_PCLK		11
129*c66ec88fSEmmanuel Vadot #define LSP1_SSP3_WCLK		12
130*c66ec88fSEmmanuel Vadot #define LSP1_SSP4_PCLK		13
131*c66ec88fSEmmanuel Vadot #define LSP1_SSP4_WCLK		14
132*c66ec88fSEmmanuel Vadot #define LSP1_USIM1_PCLK		15
133*c66ec88fSEmmanuel Vadot #define LSP1_USIM1_WCLK		16
134*c66ec88fSEmmanuel Vadot 
135*c66ec88fSEmmanuel Vadot #define LSP1_NR_CLKS		17
136*c66ec88fSEmmanuel Vadot 
137*c66ec88fSEmmanuel Vadot 
138*c66ec88fSEmmanuel Vadot #define AUDIO_I2S0_WCLK		1
139*c66ec88fSEmmanuel Vadot #define AUDIO_I2S0_PCLK		2
140*c66ec88fSEmmanuel Vadot #define AUDIO_I2S1_WCLK		3
141*c66ec88fSEmmanuel Vadot #define AUDIO_I2S1_PCLK		4
142*c66ec88fSEmmanuel Vadot #define AUDIO_I2S2_WCLK		5
143*c66ec88fSEmmanuel Vadot #define AUDIO_I2S2_PCLK		6
144*c66ec88fSEmmanuel Vadot #define AUDIO_I2S3_WCLK		7
145*c66ec88fSEmmanuel Vadot #define AUDIO_I2S3_PCLK		8
146*c66ec88fSEmmanuel Vadot #define AUDIO_I2C0_WCLK		9
147*c66ec88fSEmmanuel Vadot #define AUDIO_I2C0_PCLK		10
148*c66ec88fSEmmanuel Vadot #define AUDIO_SPDIF0_WCLK	11
149*c66ec88fSEmmanuel Vadot #define AUDIO_SPDIF0_PCLK	12
150*c66ec88fSEmmanuel Vadot #define AUDIO_SPDIF1_WCLK	13
151*c66ec88fSEmmanuel Vadot #define AUDIO_SPDIF1_PCLK	14
152*c66ec88fSEmmanuel Vadot #define AUDIO_TIMER_WCLK	15
153*c66ec88fSEmmanuel Vadot #define AUDIO_TIMER_PCLK	16
154*c66ec88fSEmmanuel Vadot #define AUDIO_TDM_WCLK		17
155*c66ec88fSEmmanuel Vadot #define AUDIO_TDM_PCLK		18
156*c66ec88fSEmmanuel Vadot #define AUDIO_TS_PCLK		19
157*c66ec88fSEmmanuel Vadot #define I2S0_WCLK_MUX		20
158*c66ec88fSEmmanuel Vadot #define I2S1_WCLK_MUX		21
159*c66ec88fSEmmanuel Vadot #define I2S2_WCLK_MUX		22
160*c66ec88fSEmmanuel Vadot #define I2S3_WCLK_MUX		23
161*c66ec88fSEmmanuel Vadot 
162*c66ec88fSEmmanuel Vadot #define AUDIO_NR_CLKS		24
163*c66ec88fSEmmanuel Vadot 
164*c66ec88fSEmmanuel Vadot #endif
165