1*2846c905SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*2846c905SEmmanuel Vadot /* 3*2846c905SEmmanuel Vadot * Copyright (C) 2024 Igor Belwon <igor.belwon@mentallysanemainliners.org> 4*2846c905SEmmanuel Vadot * 5*2846c905SEmmanuel Vadot * Device Tree binding constants for Exynos990 clock controller. 6*2846c905SEmmanuel Vadot */ 7*2846c905SEmmanuel Vadot 8*2846c905SEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_EXYNOS_990_H 9*2846c905SEmmanuel Vadot #define _DT_BINDINGS_CLOCK_EXYNOS_990_H 10*2846c905SEmmanuel Vadot 11*2846c905SEmmanuel Vadot /* CMU_TOP */ 12*2846c905SEmmanuel Vadot #define CLK_FOUT_SHARED0_PLL 1 13*2846c905SEmmanuel Vadot #define CLK_FOUT_SHARED1_PLL 2 14*2846c905SEmmanuel Vadot #define CLK_FOUT_SHARED2_PLL 3 15*2846c905SEmmanuel Vadot #define CLK_FOUT_SHARED3_PLL 4 16*2846c905SEmmanuel Vadot #define CLK_FOUT_SHARED4_PLL 5 17*2846c905SEmmanuel Vadot #define CLK_FOUT_G3D_PLL 6 18*2846c905SEmmanuel Vadot #define CLK_FOUT_MMC_PLL 7 19*2846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED0 8 20*2846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED1 9 21*2846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED2 10 22*2846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED3 11 23*2846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED4 12 24*2846c905SEmmanuel Vadot #define CLK_MOUT_PLL_MMC 13 25*2846c905SEmmanuel Vadot #define CLK_MOUT_PLL_G3D 14 26*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_APM_BUS 15 27*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_AUD_CPU 16 28*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_BUS0_BUS 17 29*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_BUS1_BUS 18 30*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_BUS1_SSS 19 31*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK0 20 32*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK1 21 33*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK2 22 34*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK3 23 35*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK4 24 36*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK5 25 37*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CMU_BOOST 26 38*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CORE_BUS 27 39*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL0_DBG_BUS 28 40*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL0_SWITCH 29 41*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL1_SWITCH 30 42*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL2_BUSP 31 43*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL2_SWITCH 32 44*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CSIS_BUS 33 45*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CSIS_OIS_MCU 34 46*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DNC_BUS 35 47*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DNC_BUSM 36 48*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DNS_BUS 37 49*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DPU 38 50*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DPU_ALT 39 51*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DSP_BUS 40 52*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_G2D_G2D 41 53*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_G2D_MSCL 42 54*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HPM 43 55*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_BUS 44 56*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_DPGTC 45 57*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_USB31DRD 46 58*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_USBDP_DEBUG 47 59*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_BUS 48 60*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_MMC_CARD 49 61*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_PCIE 50 62*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_UFS_CARD 51 63*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_UFS_EMBD 52 64*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI2_BUS 53 65*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI2_PCIE 54 66*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_IPP_BUS 55 67*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_ITP_BUS 56 68*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MCSC_BUS 57 69*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MCSC_GDC 58 70*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CMU_BOOST_CPU 59 71*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MFC0_MFC0 60 72*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MFC0_WFD 61 73*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MIF_BUSP 62 74*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MIF_SWITCH 63 75*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_NPU_BUS 64 76*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC0_BUS 65 77*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC0_IP 66 78*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC1_BUS 67 79*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC1_IP 68 80*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIS_BUS 69 81*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_SSP_BUS 70 82*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_TNR_BUS 71 83*2846c905SEmmanuel Vadot #define CLK_MOUT_CMU_VRA_BUS 72 84*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_APM_BUS 73 85*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_AUD_CPU 74 86*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_BUS0_BUS 75 87*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_BUS1_BUS 76 88*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_BUS1_SSS 77 89*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK0 78 90*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK1 79 91*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK2 80 92*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK3 81 93*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK4 82 94*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK5 83 95*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CMU_BOOST 84 96*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CORE_BUS 85 97*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL0_DBG_BUS 86 98*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL0_SWITCH 87 99*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL1_SWITCH 88 100*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL2_BUSP 89 101*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL2_SWITCH 90 102*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CSIS_BUS 91 103*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CSIS_OIS_MCU 92 104*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DNC_BUS 93 105*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DNC_BUSM 94 106*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DNS_BUS 95 107*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DSP_BUS 96 108*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_G2D_G2D 97 109*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_G2D_MSCL 98 110*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_G3D_SWITCH 99 111*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HPM 100 112*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_BUS 101 113*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_DPGTC 102 114*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_USB31DRD 103 115*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_USBDP_DEBUG 104 116*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_BUS 105 117*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_MMC_CARD 106 118*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_PCIE 107 119*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_UFS_CARD 108 120*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_UFS_EMBD 109 121*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI2_BUS 110 122*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI2_PCIE 111 123*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_IPP_BUS 112 124*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_ITP_BUS 113 125*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MCSC_BUS 114 126*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MCSC_GDC 115 127*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CMU_BOOST_CPU 116 128*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MFC0_MFC0 117 129*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MFC0_WFD 118 130*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MIF_BUSP 119 131*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_NPU_BUS 120 132*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_OTP 121 133*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC0_BUS 122 134*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC0_IP 123 135*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC1_BUS 124 136*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC1_IP 125 137*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIS_BUS 126 138*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SSP_BUS 127 139*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_TNR_BUS 128 140*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_VRA_BUS 129 141*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DPU 130 142*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DPU_ALT 131 143*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED0_DIV2 132 144*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED0_DIV3 133 145*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED0_DIV4 134 146*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED1_DIV2 135 147*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED1_DIV3 136 148*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED1_DIV4 137 149*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED2_DIV2 138 150*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED4_DIV2 139 151*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED4_DIV3 140 152*2846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED4_DIV4 141 153*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G3D_BUS 142 154*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MIF_SWITCH 143 155*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_APM_BUS 144 156*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_AUD_CPU 145 157*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_BUS0_BUS 146 158*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_BUS1_BUS 147 159*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_BUS1_SSS 148 160*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK0 149 161*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK1 150 162*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK2 151 163*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK3 152 164*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK4 153 165*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK5 154 166*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CORE_BUS 155 167*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL0_DBG_BUS 156 168*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL0_SWITCH 157 169*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL1_SWITCH 158 170*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL2_BUSP 159 171*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL2_SWITCH 160 172*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CSIS_BUS 161 173*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CSIS_OIS_MCU 162 174*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DNC_BUS 163 175*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DNC_BUSM 164 176*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DNS_BUS 165 177*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DPU 166 178*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DPU_BUS 167 179*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DSP_BUS 168 180*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G2D_G2D 169 181*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G2D_MSCL 170 182*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G3D_SWITCH 171 183*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HPM 172 184*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_BUS 173 185*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_DPGTC 174 186*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_USB31DRD 175 187*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_USBDP_DEBUG 176 188*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_BUS 177 189*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_MMC_CARD 178 190*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_PCIE 179 191*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_UFS_CARD 180 192*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_UFS_EMBD 181 193*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI2_BUS 182 194*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI2_PCIE 183 195*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_IPP_BUS 184 196*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_ITP_BUS 185 197*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MCSC_BUS 186 198*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MCSC_GDC 187 199*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MFC0_MFC0 188 200*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MFC0_WFD 189 201*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MIF_BUSP 190 202*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_NPU_BUS 191 203*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC0_BUS 192 204*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC0_IP 193 205*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC1_BUS 194 206*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC1_IP 195 207*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIS_BUS 196 208*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_SSP_BUS 197 209*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_TNR_BUS 198 210*2846c905SEmmanuel Vadot #define CLK_GOUT_CMU_VRA_BUS 199 211*2846c905SEmmanuel Vadot 212*2846c905SEmmanuel Vadot /* CMU_HSI0 */ 213*2846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_BUS_USER 1 214*2846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_USB31DRD_USER 2 215*2846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_USBDP_DEBUG_USER 3 216*2846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_DPGTC_USER 4 217*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_DP_LINK_DP_GTC_CLK 5 218*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_DP_LINK_PCLK 6 219*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_D_TZPC_HSI0_PCLK 7 220*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_LHM_AXI_P_HSI0_CLK 8 221*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_PPMU_HSI0_BUS1_ACLK 9 222*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_PPMU_HSI0_BUS1_PCLK 10 223*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_CLK_HSI0_BUS_CLK 11 224*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_SYSMMU_USB_CLK_S2 12 225*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_SYSREG_HSI0_PCLK 13 226*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_ACLK_PHYCTRL 14 227*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_BUS_CLK_EARLY 15 228*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USB31DRD_REF_CLK_40 16 229*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USBDPPHY_REF_SOC_PLL 17 230*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USBDPPHY_SCL_APB 18 231*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USBPCS_APB_CLK 19 232*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_VGEN_LITE_HSI0_CLK 20 233*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_CMU_HSI0_PCLK 21 234*2846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_XIU_D_HSI0_ACLK 22 235*2846c905SEmmanuel Vadot 236*2846c905SEmmanuel Vadot #endif 237