12846c905SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 22846c905SEmmanuel Vadot /* 32846c905SEmmanuel Vadot * Copyright (C) 2024 Igor Belwon <igor.belwon@mentallysanemainliners.org> 42846c905SEmmanuel Vadot * 52846c905SEmmanuel Vadot * Device Tree binding constants for Exynos990 clock controller. 62846c905SEmmanuel Vadot */ 72846c905SEmmanuel Vadot 82846c905SEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_EXYNOS_990_H 92846c905SEmmanuel Vadot #define _DT_BINDINGS_CLOCK_EXYNOS_990_H 102846c905SEmmanuel Vadot 112846c905SEmmanuel Vadot /* CMU_TOP */ 122846c905SEmmanuel Vadot #define CLK_FOUT_SHARED0_PLL 1 132846c905SEmmanuel Vadot #define CLK_FOUT_SHARED1_PLL 2 142846c905SEmmanuel Vadot #define CLK_FOUT_SHARED2_PLL 3 152846c905SEmmanuel Vadot #define CLK_FOUT_SHARED3_PLL 4 162846c905SEmmanuel Vadot #define CLK_FOUT_SHARED4_PLL 5 172846c905SEmmanuel Vadot #define CLK_FOUT_G3D_PLL 6 182846c905SEmmanuel Vadot #define CLK_FOUT_MMC_PLL 7 192846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED0 8 202846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED1 9 212846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED2 10 222846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED3 11 232846c905SEmmanuel Vadot #define CLK_MOUT_PLL_SHARED4 12 242846c905SEmmanuel Vadot #define CLK_MOUT_PLL_MMC 13 252846c905SEmmanuel Vadot #define CLK_MOUT_PLL_G3D 14 262846c905SEmmanuel Vadot #define CLK_MOUT_CMU_APM_BUS 15 272846c905SEmmanuel Vadot #define CLK_MOUT_CMU_AUD_CPU 16 282846c905SEmmanuel Vadot #define CLK_MOUT_CMU_BUS0_BUS 17 292846c905SEmmanuel Vadot #define CLK_MOUT_CMU_BUS1_BUS 18 302846c905SEmmanuel Vadot #define CLK_MOUT_CMU_BUS1_SSS 19 312846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK0 20 322846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK1 21 332846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK2 22 342846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK3 23 352846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK4 24 362846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CIS_CLK5 25 372846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CMU_BOOST 26 382846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CORE_BUS 27 392846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL0_DBG_BUS 28 402846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL0_SWITCH 29 412846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL1_SWITCH 30 422846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL2_BUSP 31 432846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CPUCL2_SWITCH 32 442846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CSIS_BUS 33 452846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CSIS_OIS_MCU 34 462846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DNC_BUS 35 472846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DNC_BUSM 36 482846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DNS_BUS 37 492846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DPU 38 502846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DPU_ALT 39 512846c905SEmmanuel Vadot #define CLK_MOUT_CMU_DSP_BUS 40 522846c905SEmmanuel Vadot #define CLK_MOUT_CMU_G2D_G2D 41 532846c905SEmmanuel Vadot #define CLK_MOUT_CMU_G2D_MSCL 42 542846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HPM 43 552846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_BUS 44 562846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_DPGTC 45 572846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_USB31DRD 46 582846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI0_USBDP_DEBUG 47 592846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_BUS 48 602846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_MMC_CARD 49 612846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_PCIE 50 622846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_UFS_CARD 51 632846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI1_UFS_EMBD 52 642846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI2_BUS 53 652846c905SEmmanuel Vadot #define CLK_MOUT_CMU_HSI2_PCIE 54 662846c905SEmmanuel Vadot #define CLK_MOUT_CMU_IPP_BUS 55 672846c905SEmmanuel Vadot #define CLK_MOUT_CMU_ITP_BUS 56 682846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MCSC_BUS 57 692846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MCSC_GDC 58 702846c905SEmmanuel Vadot #define CLK_MOUT_CMU_CMU_BOOST_CPU 59 712846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MFC0_MFC0 60 722846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MFC0_WFD 61 732846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MIF_BUSP 62 742846c905SEmmanuel Vadot #define CLK_MOUT_CMU_MIF_SWITCH 63 752846c905SEmmanuel Vadot #define CLK_MOUT_CMU_NPU_BUS 64 762846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC0_BUS 65 772846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC0_IP 66 782846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC1_BUS 67 792846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIC1_IP 68 802846c905SEmmanuel Vadot #define CLK_MOUT_CMU_PERIS_BUS 69 812846c905SEmmanuel Vadot #define CLK_MOUT_CMU_SSP_BUS 70 822846c905SEmmanuel Vadot #define CLK_MOUT_CMU_TNR_BUS 71 832846c905SEmmanuel Vadot #define CLK_MOUT_CMU_VRA_BUS 72 842846c905SEmmanuel Vadot #define CLK_DOUT_CMU_APM_BUS 73 852846c905SEmmanuel Vadot #define CLK_DOUT_CMU_AUD_CPU 74 862846c905SEmmanuel Vadot #define CLK_DOUT_CMU_BUS0_BUS 75 872846c905SEmmanuel Vadot #define CLK_DOUT_CMU_BUS1_BUS 76 882846c905SEmmanuel Vadot #define CLK_DOUT_CMU_BUS1_SSS 77 892846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK0 78 902846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK1 79 912846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK2 80 922846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK3 81 932846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK4 82 942846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CIS_CLK5 83 952846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CMU_BOOST 84 962846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CORE_BUS 85 972846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL0_DBG_BUS 86 982846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL0_SWITCH 87 992846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL1_SWITCH 88 1002846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL2_BUSP 89 1012846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CPUCL2_SWITCH 90 1022846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CSIS_BUS 91 1032846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CSIS_OIS_MCU 92 1042846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DNC_BUS 93 1052846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DNC_BUSM 94 1062846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DNS_BUS 95 1072846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DSP_BUS 96 1082846c905SEmmanuel Vadot #define CLK_DOUT_CMU_G2D_G2D 97 1092846c905SEmmanuel Vadot #define CLK_DOUT_CMU_G2D_MSCL 98 1102846c905SEmmanuel Vadot #define CLK_DOUT_CMU_G3D_SWITCH 99 1112846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HPM 100 1122846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_BUS 101 1132846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_DPGTC 102 1142846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_USB31DRD 103 1152846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI0_USBDP_DEBUG 104 1162846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_BUS 105 1172846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_MMC_CARD 106 1182846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_PCIE 107 1192846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_UFS_CARD 108 1202846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI1_UFS_EMBD 109 1212846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI2_BUS 110 1222846c905SEmmanuel Vadot #define CLK_DOUT_CMU_HSI2_PCIE 111 1232846c905SEmmanuel Vadot #define CLK_DOUT_CMU_IPP_BUS 112 1242846c905SEmmanuel Vadot #define CLK_DOUT_CMU_ITP_BUS 113 1252846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MCSC_BUS 114 1262846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MCSC_GDC 115 1272846c905SEmmanuel Vadot #define CLK_DOUT_CMU_CMU_BOOST_CPU 116 1282846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MFC0_MFC0 117 1292846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MFC0_WFD 118 1302846c905SEmmanuel Vadot #define CLK_DOUT_CMU_MIF_BUSP 119 1312846c905SEmmanuel Vadot #define CLK_DOUT_CMU_NPU_BUS 120 1322846c905SEmmanuel Vadot #define CLK_DOUT_CMU_OTP 121 1332846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC0_BUS 122 1342846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC0_IP 123 1352846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC1_BUS 124 1362846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIC1_IP 125 1372846c905SEmmanuel Vadot #define CLK_DOUT_CMU_PERIS_BUS 126 1382846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SSP_BUS 127 1392846c905SEmmanuel Vadot #define CLK_DOUT_CMU_TNR_BUS 128 1402846c905SEmmanuel Vadot #define CLK_DOUT_CMU_VRA_BUS 129 1412846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DPU 130 1422846c905SEmmanuel Vadot #define CLK_DOUT_CMU_DPU_ALT 131 1432846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED0_DIV2 132 1442846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED0_DIV3 133 1452846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED0_DIV4 134 1462846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED1_DIV2 135 1472846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED1_DIV3 136 1482846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED1_DIV4 137 1492846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED2_DIV2 138 1502846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED4_DIV2 139 1512846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED4_DIV3 140 1522846c905SEmmanuel Vadot #define CLK_DOUT_CMU_SHARED4_DIV4 141 1532846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G3D_BUS 142 1542846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MIF_SWITCH 143 1552846c905SEmmanuel Vadot #define CLK_GOUT_CMU_APM_BUS 144 1562846c905SEmmanuel Vadot #define CLK_GOUT_CMU_AUD_CPU 145 1572846c905SEmmanuel Vadot #define CLK_GOUT_CMU_BUS0_BUS 146 1582846c905SEmmanuel Vadot #define CLK_GOUT_CMU_BUS1_BUS 147 1592846c905SEmmanuel Vadot #define CLK_GOUT_CMU_BUS1_SSS 148 1602846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK0 149 1612846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK1 150 1622846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK2 151 1632846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK3 152 1642846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK4 153 1652846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CIS_CLK5 154 1662846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CORE_BUS 155 1672846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL0_DBG_BUS 156 1682846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL0_SWITCH 157 1692846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL1_SWITCH 158 1702846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL2_BUSP 159 1712846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CPUCL2_SWITCH 160 1722846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CSIS_BUS 161 1732846c905SEmmanuel Vadot #define CLK_GOUT_CMU_CSIS_OIS_MCU 162 1742846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DNC_BUS 163 1752846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DNC_BUSM 164 1762846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DNS_BUS 165 1772846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DPU 166 1782846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DPU_BUS 167 1792846c905SEmmanuel Vadot #define CLK_GOUT_CMU_DSP_BUS 168 1802846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G2D_G2D 169 1812846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G2D_MSCL 170 1822846c905SEmmanuel Vadot #define CLK_GOUT_CMU_G3D_SWITCH 171 1832846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HPM 172 1842846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_BUS 173 1852846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_DPGTC 174 1862846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_USB31DRD 175 1872846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI0_USBDP_DEBUG 176 1882846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_BUS 177 1892846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_MMC_CARD 178 1902846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_PCIE 179 1912846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_UFS_CARD 180 1922846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI1_UFS_EMBD 181 1932846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI2_BUS 182 1942846c905SEmmanuel Vadot #define CLK_GOUT_CMU_HSI2_PCIE 183 1952846c905SEmmanuel Vadot #define CLK_GOUT_CMU_IPP_BUS 184 1962846c905SEmmanuel Vadot #define CLK_GOUT_CMU_ITP_BUS 185 1972846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MCSC_BUS 186 1982846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MCSC_GDC 187 1992846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MFC0_MFC0 188 2002846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MFC0_WFD 189 2012846c905SEmmanuel Vadot #define CLK_GOUT_CMU_MIF_BUSP 190 2022846c905SEmmanuel Vadot #define CLK_GOUT_CMU_NPU_BUS 191 2032846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC0_BUS 192 2042846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC0_IP 193 2052846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC1_BUS 194 2062846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIC1_IP 195 2072846c905SEmmanuel Vadot #define CLK_GOUT_CMU_PERIS_BUS 196 2082846c905SEmmanuel Vadot #define CLK_GOUT_CMU_SSP_BUS 197 2092846c905SEmmanuel Vadot #define CLK_GOUT_CMU_TNR_BUS 198 2102846c905SEmmanuel Vadot #define CLK_GOUT_CMU_VRA_BUS 199 2112846c905SEmmanuel Vadot 2122846c905SEmmanuel Vadot /* CMU_HSI0 */ 2132846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_BUS_USER 1 2142846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_USB31DRD_USER 2 2152846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_USBDP_DEBUG_USER 3 2162846c905SEmmanuel Vadot #define CLK_MOUT_HSI0_DPGTC_USER 4 2172846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_DP_LINK_DP_GTC_CLK 5 2182846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_DP_LINK_PCLK 6 2192846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_D_TZPC_HSI0_PCLK 7 2202846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_LHM_AXI_P_HSI0_CLK 8 2212846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_PPMU_HSI0_BUS1_ACLK 9 2222846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_PPMU_HSI0_BUS1_PCLK 10 2232846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_CLK_HSI0_BUS_CLK 11 2242846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_SYSMMU_USB_CLK_S2 12 2252846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_SYSREG_HSI0_PCLK 13 2262846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_ACLK_PHYCTRL 14 2272846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_BUS_CLK_EARLY 15 2282846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USB31DRD_REF_CLK_40 16 2292846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USBDPPHY_REF_SOC_PLL 17 2302846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USBDPPHY_SCL_APB 18 2312846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_USB31DRD_USBPCS_APB_CLK 19 2322846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_VGEN_LITE_HSI0_CLK 20 2332846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_CMU_HSI0_PCLK 21 2342846c905SEmmanuel Vadot #define CLK_GOUT_HSI0_XIU_D_HSI0_ACLK 22 2352846c905SEmmanuel Vadot 236*8ccc0d23SEmmanuel Vadot /* CMU_PERIS */ 237*8ccc0d23SEmmanuel Vadot #define CLK_MOUT_PERIS_BUS_USER 1 238*8ccc0d23SEmmanuel Vadot #define CLK_MOUT_PERIS_CLK_PERIS_GIC 2 239*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_SYSREG_PERIS_PCLK 3 240*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_WDT_CLUSTER2_PCLK 4 241*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_WDT_CLUSTER0_PCLK 5 242*8ccc0d23SEmmanuel Vadot #define CLK_CLK_PERIS_PERIS_CMU_PERIS_PCLK 6 243*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_CLK_PERIS_BUSP_CLK 7 244*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_CLK_PERIS_OSCCLK_CLK 8 245*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_CLK_PERIS_GIC_CLK 9 246*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_AD_AXI_P_PERIS_ACLKM 10 247*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_OTP_CON_BIRA_PCLK 11 248*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_GIC_CLK 12 249*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_LHM_AXI_P_PERIS_CLK 13 250*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_MCT_PCLK 14 251*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_OTP_CON_TOP_PCLK 15 252*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_D_TZPC_PERIS_PCLK 16 253*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_TMU_TOP_PCLK 17 254*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_OTP_CON_BIRA_OSCCLK 18 255*8ccc0d23SEmmanuel Vadot #define CLK_GOUT_PERIS_OTP_CON_TOP_OSCCLK 19 256*8ccc0d23SEmmanuel Vadot 2572846c905SEmmanuel Vadot #endif 258