1*d5b0e70fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*d5b0e70fSEmmanuel Vadot * 3*d5b0e70fSEmmanuel Vadot * Copyright (C) 2022 Renesas Electronics Corp. 4*d5b0e70fSEmmanuel Vadot */ 5*d5b0e70fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R9A07G043_CPG_H__ 6*d5b0e70fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R9A07G043_CPG_H__ 7*d5b0e70fSEmmanuel Vadot 8*d5b0e70fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h> 9*d5b0e70fSEmmanuel Vadot 10*d5b0e70fSEmmanuel Vadot /* R9A07G043 CPG Core Clocks */ 11*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_I 0 12*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_I2 1 13*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_S0 2 14*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_SPI0 3 15*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_SPI1 4 16*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_SD0 5 17*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_SD1 6 18*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_M0 7 19*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_M2 8 20*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_M3 9 21*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_HP 10 22*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_TSU 11 23*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_ZT 12 24*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_P0 13 25*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_P1 14 26*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_P2 15 27*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_AT 16 28*d5b0e70fSEmmanuel Vadot #define R9A07G043_OSCCLK 17 29*d5b0e70fSEmmanuel Vadot #define R9A07G043_CLK_P0_DIV2 18 30*d5b0e70fSEmmanuel Vadot 31*d5b0e70fSEmmanuel Vadot /* R9A07G043 Module Clocks */ 32*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_SCLK 0 /* RZ/G2UL Only */ 33*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_PCLK 1 /* RZ/G2UL Only */ 34*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_ATCLK 2 /* RZ/G2UL Only */ 35*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_GICCLK 3 /* RZ/G2UL Only */ 36*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_PERICLK 4 /* RZ/G2UL Only */ 37*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_ACLK 5 /* RZ/G2UL Only */ 38*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_TSCLK 6 /* RZ/G2UL Only */ 39*d5b0e70fSEmmanuel Vadot #define R9A07G043_GIC600_GICCLK 7 /* RZ/G2UL Only */ 40*d5b0e70fSEmmanuel Vadot #define R9A07G043_IA55_CLK 8 /* RZ/G2UL Only */ 41*d5b0e70fSEmmanuel Vadot #define R9A07G043_IA55_PCLK 9 /* RZ/G2UL Only */ 42*d5b0e70fSEmmanuel Vadot #define R9A07G043_MHU_PCLK 10 /* RZ/G2UL Only */ 43*d5b0e70fSEmmanuel Vadot #define R9A07G043_SYC_CNT_CLK 11 44*d5b0e70fSEmmanuel Vadot #define R9A07G043_DMAC_ACLK 12 45*d5b0e70fSEmmanuel Vadot #define R9A07G043_DMAC_PCLK 13 46*d5b0e70fSEmmanuel Vadot #define R9A07G043_OSTM0_PCLK 14 47*d5b0e70fSEmmanuel Vadot #define R9A07G043_OSTM1_PCLK 15 48*d5b0e70fSEmmanuel Vadot #define R9A07G043_OSTM2_PCLK 16 49*d5b0e70fSEmmanuel Vadot #define R9A07G043_MTU_X_MCK_MTU3 17 50*d5b0e70fSEmmanuel Vadot #define R9A07G043_POE3_CLKM_POE 18 51*d5b0e70fSEmmanuel Vadot #define R9A07G043_WDT0_PCLK 19 52*d5b0e70fSEmmanuel Vadot #define R9A07G043_WDT0_CLK 20 53*d5b0e70fSEmmanuel Vadot #define R9A07G043_WDT2_PCLK 21 /* RZ/G2UL Only */ 54*d5b0e70fSEmmanuel Vadot #define R9A07G043_WDT2_CLK 22 /* RZ/G2UL Only */ 55*d5b0e70fSEmmanuel Vadot #define R9A07G043_SPI_CLK2 23 56*d5b0e70fSEmmanuel Vadot #define R9A07G043_SPI_CLK 24 57*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI0_IMCLK 25 58*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI0_IMCLK2 26 59*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI0_CLK_HS 27 60*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI0_ACLK 28 61*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI1_IMCLK 29 62*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI1_IMCLK2 30 63*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI1_CLK_HS 31 64*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI1_ACLK 32 65*d5b0e70fSEmmanuel Vadot #define R9A07G043_ISU_ACLK 33 /* RZ/G2UL Only */ 66*d5b0e70fSEmmanuel Vadot #define R9A07G043_ISU_PCLK 34 /* RZ/G2UL Only */ 67*d5b0e70fSEmmanuel Vadot #define R9A07G043_CRU_SYSCLK 35 /* RZ/G2UL Only */ 68*d5b0e70fSEmmanuel Vadot #define R9A07G043_CRU_VCLK 36 /* RZ/G2UL Only */ 69*d5b0e70fSEmmanuel Vadot #define R9A07G043_CRU_PCLK 37 /* RZ/G2UL Only */ 70*d5b0e70fSEmmanuel Vadot #define R9A07G043_CRU_ACLK 38 /* RZ/G2UL Only */ 71*d5b0e70fSEmmanuel Vadot #define R9A07G043_LCDC_CLK_A 39 /* RZ/G2UL Only */ 72*d5b0e70fSEmmanuel Vadot #define R9A07G043_LCDC_CLK_P 40 /* RZ/G2UL Only */ 73*d5b0e70fSEmmanuel Vadot #define R9A07G043_LCDC_CLK_D 41 /* RZ/G2UL Only */ 74*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI0_PCLK2 42 75*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI0_PCLK_SFR 43 76*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI1_PCLK2 44 77*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI1_PCLK_SFR 45 78*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI2_PCLK2 46 79*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI2_PCLK_SFR 47 80*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI3_PCLK2 48 81*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI3_PCLK_SFR 49 82*d5b0e70fSEmmanuel Vadot #define R9A07G043_SRC_CLKP 50 /* RZ/G2UL Only */ 83*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_U2H0_HCLK 51 84*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_U2H1_HCLK 52 85*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_U2P_EXR_CPUCLK 53 86*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_PCLK 54 87*d5b0e70fSEmmanuel Vadot #define R9A07G043_ETH0_CLK_AXI 55 88*d5b0e70fSEmmanuel Vadot #define R9A07G043_ETH0_CLK_CHI 56 89*d5b0e70fSEmmanuel Vadot #define R9A07G043_ETH1_CLK_AXI 57 90*d5b0e70fSEmmanuel Vadot #define R9A07G043_ETH1_CLK_CHI 58 91*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C0_PCLK 59 92*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C1_PCLK 60 93*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C2_PCLK 61 94*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C3_PCLK 62 95*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF0_CLK_PCK 63 96*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF1_CLK_PCK 64 97*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF2_CLK_PCK 65 98*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF3_CLK_PCK 66 99*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF4_CLK_PCK 67 100*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCI0_CLKP 68 101*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCI1_CLKP 69 102*d5b0e70fSEmmanuel Vadot #define R9A07G043_IRDA_CLKP 70 103*d5b0e70fSEmmanuel Vadot #define R9A07G043_RSPI0_CLKB 71 104*d5b0e70fSEmmanuel Vadot #define R9A07G043_RSPI1_CLKB 72 105*d5b0e70fSEmmanuel Vadot #define R9A07G043_RSPI2_CLKB 73 106*d5b0e70fSEmmanuel Vadot #define R9A07G043_CANFD_PCLK 74 107*d5b0e70fSEmmanuel Vadot #define R9A07G043_GPIO_HCLK 75 108*d5b0e70fSEmmanuel Vadot #define R9A07G043_ADC_ADCLK 76 109*d5b0e70fSEmmanuel Vadot #define R9A07G043_ADC_PCLK 77 110*d5b0e70fSEmmanuel Vadot #define R9A07G043_TSU_PCLK 78 111*d5b0e70fSEmmanuel Vadot 112*d5b0e70fSEmmanuel Vadot /* R9A07G043 Resets */ 113*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_1_0 0 /* RZ/G2UL Only */ 114*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_1_1 1 /* RZ/G2UL Only */ 115*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_3_0 2 /* RZ/G2UL Only */ 116*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_3_1 3 /* RZ/G2UL Only */ 117*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_4 4 /* RZ/G2UL Only */ 118*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_5 5 /* RZ/G2UL Only */ 119*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_6 6 /* RZ/G2UL Only */ 120*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_7 7 /* RZ/G2UL Only */ 121*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_8 8 /* RZ/G2UL Only */ 122*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_9 9 /* RZ/G2UL Only */ 123*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_10 10 /* RZ/G2UL Only */ 124*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_11 11 /* RZ/G2UL Only */ 125*d5b0e70fSEmmanuel Vadot #define R9A07G043_CA55_RST_12 12 /* RZ/G2UL Only */ 126*d5b0e70fSEmmanuel Vadot #define R9A07G043_GIC600_GICRESET_N 13 /* RZ/G2UL Only */ 127*d5b0e70fSEmmanuel Vadot #define R9A07G043_GIC600_DBG_GICRESET_N 14 /* RZ/G2UL Only */ 128*d5b0e70fSEmmanuel Vadot #define R9A07G043_IA55_RESETN 15 /* RZ/G2UL Only */ 129*d5b0e70fSEmmanuel Vadot #define R9A07G043_MHU_RESETN 16 /* RZ/G2UL Only */ 130*d5b0e70fSEmmanuel Vadot #define R9A07G043_DMAC_ARESETN 17 131*d5b0e70fSEmmanuel Vadot #define R9A07G043_DMAC_RST_ASYNC 18 132*d5b0e70fSEmmanuel Vadot #define R9A07G043_SYC_RESETN 19 133*d5b0e70fSEmmanuel Vadot #define R9A07G043_OSTM0_PRESETZ 20 134*d5b0e70fSEmmanuel Vadot #define R9A07G043_OSTM1_PRESETZ 21 135*d5b0e70fSEmmanuel Vadot #define R9A07G043_OSTM2_PRESETZ 22 136*d5b0e70fSEmmanuel Vadot #define R9A07G043_MTU_X_PRESET_MTU3 23 137*d5b0e70fSEmmanuel Vadot #define R9A07G043_POE3_RST_M_REG 24 138*d5b0e70fSEmmanuel Vadot #define R9A07G043_WDT0_PRESETN 25 139*d5b0e70fSEmmanuel Vadot #define R9A07G043_WDT2_PRESETN 26 /* RZ/G2UL Only */ 140*d5b0e70fSEmmanuel Vadot #define R9A07G043_SPI_RST 27 141*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI0_IXRST 28 142*d5b0e70fSEmmanuel Vadot #define R9A07G043_SDHI1_IXRST 29 143*d5b0e70fSEmmanuel Vadot #define R9A07G043_ISU_ARESETN 30 /* RZ/G2UL Only */ 144*d5b0e70fSEmmanuel Vadot #define R9A07G043_ISU_PRESETN 31 /* RZ/G2UL Only */ 145*d5b0e70fSEmmanuel Vadot #define R9A07G043_CRU_CMN_RSTB 32 /* RZ/G2UL Only */ 146*d5b0e70fSEmmanuel Vadot #define R9A07G043_CRU_PRESETN 33 /* RZ/G2UL Only */ 147*d5b0e70fSEmmanuel Vadot #define R9A07G043_CRU_ARESETN 34 /* RZ/G2UL Only */ 148*d5b0e70fSEmmanuel Vadot #define R9A07G043_LCDC_RESET_N 35 /* RZ/G2UL Only */ 149*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI0_RST_M2_REG 36 150*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI1_RST_M2_REG 37 151*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI2_RST_M2_REG 38 152*d5b0e70fSEmmanuel Vadot #define R9A07G043_SSI3_RST_M2_REG 39 153*d5b0e70fSEmmanuel Vadot #define R9A07G043_SRC_RST 40 /* RZ/G2UL Only */ 154*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_U2H0_HRESETN 41 155*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_U2H1_HRESETN 42 156*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_U2P_EXL_SYSRST 43 157*d5b0e70fSEmmanuel Vadot #define R9A07G043_USB_PRESETN 44 158*d5b0e70fSEmmanuel Vadot #define R9A07G043_ETH0_RST_HW_N 45 159*d5b0e70fSEmmanuel Vadot #define R9A07G043_ETH1_RST_HW_N 46 160*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C0_MRST 47 161*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C1_MRST 48 162*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C2_MRST 49 163*d5b0e70fSEmmanuel Vadot #define R9A07G043_I2C3_MRST 50 164*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF0_RST_SYSTEM_N 51 165*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF1_RST_SYSTEM_N 52 166*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF2_RST_SYSTEM_N 53 167*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF3_RST_SYSTEM_N 54 168*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCIF4_RST_SYSTEM_N 55 169*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCI0_RST 56 170*d5b0e70fSEmmanuel Vadot #define R9A07G043_SCI1_RST 57 171*d5b0e70fSEmmanuel Vadot #define R9A07G043_IRDA_RST 58 172*d5b0e70fSEmmanuel Vadot #define R9A07G043_RSPI0_RST 59 173*d5b0e70fSEmmanuel Vadot #define R9A07G043_RSPI1_RST 60 174*d5b0e70fSEmmanuel Vadot #define R9A07G043_RSPI2_RST 61 175*d5b0e70fSEmmanuel Vadot #define R9A07G043_CANFD_RSTP_N 62 176*d5b0e70fSEmmanuel Vadot #define R9A07G043_CANFD_RSTC_N 63 177*d5b0e70fSEmmanuel Vadot #define R9A07G043_GPIO_RSTN 64 178*d5b0e70fSEmmanuel Vadot #define R9A07G043_GPIO_PORT_RESETN 65 179*d5b0e70fSEmmanuel Vadot #define R9A07G043_GPIO_SPARE_RESETN 66 180*d5b0e70fSEmmanuel Vadot #define R9A07G043_ADC_PRESETN 67 181*d5b0e70fSEmmanuel Vadot #define R9A07G043_ADC_ADRST_N 68 182*d5b0e70fSEmmanuel Vadot #define R9A07G043_TSU_PRESETN 69 183*d5b0e70fSEmmanuel Vadot 184*d5b0e70fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R9A07G043_CPG_H__ */ 185