1d5b0e70fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2d5b0e70fSEmmanuel Vadot /* 3d5b0e70fSEmmanuel Vadot * Copyright (C) 2022 Renesas Electronics Corp. 4d5b0e70fSEmmanuel Vadot */ 5d5b0e70fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__ 6d5b0e70fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__ 7d5b0e70fSEmmanuel Vadot 8d5b0e70fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h> 9d5b0e70fSEmmanuel Vadot 10d5b0e70fSEmmanuel Vadot /* r8a779g0 CPG Core Clocks */ 11d5b0e70fSEmmanuel Vadot 12d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZX 0 13d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZS 1 14d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZT 2 15d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZTR 3 16d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2 4 17d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D3 5 18d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4 6 19d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D1_VIO 7 20d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_VIO 8 21d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4_VIO 9 22d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D8_VIO 10 23d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D1_VC 11 24d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_VC 12 25d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4_VC 13 26d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_MM 14 27d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4_MM 15 28d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_U3DG 16 29d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4_U3DG 17 30d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_RT 18 31d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D3_RT 19 32d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4_RT 20 33d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D6_RT 21 34d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D24_RT 22 35d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_PER 23 36d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D3_PER 24 37d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4_PER 25 38d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D6_PER 26 39d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D12_PER 27 40d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D24_PER 28 41d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D1_HSC 29 42d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_HSC 30 43d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D4_HSC 31 44d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_S0D2_CC 32 45d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SVD1_IR 33 46d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SVD2_IR 34 47d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SVD1_VIP 35 48d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SVD2_VIP 36 49d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CL 37 50d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CL16M 38 51d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CL16M_MM 39 52d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CL16M_RT 40 53d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CL16M_PER 41 54d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CL16M_HSC 42 55d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_Z0 43 56d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZB3 44 57d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZB3D2 45 58d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZB3D4 46 59d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZG 47 60d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SD0H 48 61d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SD0 49 62d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_RPC 50 63d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_RPCD2 51 64d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_MSO 52 65d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CANFD 53 66d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CSI 54 67d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_FRAY 55 68d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_IPC 56 69d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SASYNCRT 57 70d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SASYNCPERD1 58 71d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SASYNCPERD2 59 72d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_SASYNCPERD4 60 73d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_VIOBUS 61 74d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_VIOBUSD2 62 75d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_VCBUS 63 76d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_VCBUSD2 64 77d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_DSIEXT 65 78d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_DSIREF 66 79d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ADGH 67 80d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_OSC 68 81d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZR0 69 82d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZR1 70 83d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_ZR2 71 84d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_IMPA 72 85d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_IMPAD4 73 86d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CPEX 74 87d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_CBFUSA 75 88d5b0e70fSEmmanuel Vadot #define R8A779G0_CLK_R 76 89*01950c46SEmmanuel Vadot #define R8A779G0_CLK_CP 77 90d5b0e70fSEmmanuel Vadot 91d5b0e70fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__ */ 92