xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/r8a77990-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2018 Renesas Electronics Corp.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* r8a77990 CPG Core Clocks */
11*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_Z2			0
12*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZR			1
13*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZG			2
14*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZTR		3
15*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZT			4
16*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZX			5
17*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S0D1		6
18*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S0D3		7
19*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S0D6		8
20*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S0D12		9
21*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S0D24		10
22*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S1D1		11
23*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S1D2		12
24*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S1D4		13
25*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S2D1		14
26*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S2D2		15
27*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S2D4		16
28*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S3D1		17
29*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S3D2		18
30*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S3D4		19
31*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S0D6C		20
32*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S3D1C		21
33*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S3D2C		22
34*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_S3D4C		23
35*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_LB			24
36*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_CL			25
37*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZB3		26
38*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZB3D2		27
39*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_CR			28
40*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_CRD2		29
41*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_SD0H		30
42*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_SD0		31
43*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_SD1H		32
44*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_SD1		33
45*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_SD3H		34
46*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_SD3		35
47*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_RPC		36
48*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_RPCD2		37
49*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZA2		38
50*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_ZA8		39
51*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_Z2D		40
52*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_CANFD		41
53*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_MSO		42
54*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_R			43
55*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_OSC		44
56*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_LV0		45
57*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_LV1		46
58*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_CSI0		47
59*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_CP			48
60*c66ec88fSEmmanuel Vadot #define R8A77990_CLK_CPEX		49
61*c66ec88fSEmmanuel Vadot 
62*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__ */
63