xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/r8a77965-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2018 Jacopo Mondi <jacopo+renesas@jmondi.org>
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A77965_CPG_MSSR_H__
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A77965_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* r8a77965 CPG Core Clocks */
11*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_Z			0
12*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZR			1
13*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZG			2
14*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZTR		3
15*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZTRD2		4
16*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZT			5
17*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZX			6
18*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S0D1		7
19*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S0D2		8
20*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S0D3		9
21*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S0D4		10
22*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S0D6		11
23*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S0D8		12
24*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S0D12		13
25*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S1D1		14
26*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S1D2		15
27*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S1D4		16
28*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S2D1		17
29*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S2D2		18
30*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S2D4		19
31*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S3D1		20
32*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S3D2		21
33*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_S3D4		22
34*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_LB			23
35*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_CL			24
36*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZB3		25
37*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_ZB3D2		26
38*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_CR			27
39*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_CRD2		28
40*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD0H		29
41*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD0		30
42*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD1H		31
43*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD1		32
44*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD2H		33
45*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD2		34
46*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD3H		35
47*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SD3		36
48*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SSP2		37
49*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SSP1		38
50*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_SSPRS		39
51*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_RPC		40
52*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_RPCD2		41
53*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_MSO		42
54*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_CANFD		43
55*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_HDMI		44
56*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_CSI0		45
57*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_CP			46
58*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_CPEX		47
59*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_R			48
60*c66ec88fSEmmanuel Vadot #define R8A77965_CLK_OSC		49
61*c66ec88fSEmmanuel Vadot 
62*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A77965_CPG_MSSR_H__ */
63