xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/r8a77961-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+
2*c66ec88fSEmmanuel Vadot  *
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2019 Renesas Electronics Corp.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A77961_CPG_MSSR_H__
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A77961_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* r8a77961 CPG Core Clocks */
11*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_Z			0
12*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_Z2			1
13*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZR			2
14*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZG			3
15*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZTR			4
16*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZTRD2		5
17*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZT			6
18*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZX			7
19*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S0D1		8
20*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S0D2		9
21*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S0D3		10
22*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S0D4		11
23*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S0D6		12
24*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S0D8		13
25*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S0D12		14
26*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S1D1		15
27*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S1D2		16
28*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S1D4		17
29*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S2D1		18
30*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S2D2		19
31*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S2D4		20
32*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S3D1		21
33*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S3D2		22
34*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_S3D4		23
35*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_LB			24
36*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_CL			25
37*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZB3			26
38*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZB3D2		27
39*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_ZB3D4		28
40*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_CR			29
41*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_CRD2		30
42*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD0H		31
43*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD0			32
44*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD1H		33
45*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD1			34
46*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD2H		35
47*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD2			36
48*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD3H		37
49*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SD3			38
50*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SSP2		39
51*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SSP1		40
52*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_SSPRS		41
53*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_RPC			42
54*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_RPCD2		43
55*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_MSO			44
56*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_CANFD		45
57*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_HDMI		46
58*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_CSI0		47
59*c66ec88fSEmmanuel Vadot /* CLK_CSIREF was removed */
60*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_CP			49
61*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_CPEX		50
62*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_R			51
63*c66ec88fSEmmanuel Vadot #define R8A77961_CLK_OSC			52
64*c66ec88fSEmmanuel Vadot 
65*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A77961_CPG_MSSR_H__ */
66