xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/r8a7792-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+
2*c66ec88fSEmmanuel Vadot  *
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2015 Renesas Electronics Corp.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot 
6*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A7792_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A7792_CPG_MSSR_H__
8*c66ec88fSEmmanuel Vadot 
9*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
10*c66ec88fSEmmanuel Vadot 
11*c66ec88fSEmmanuel Vadot /* r8a7792 CPG Core Clocks */
12*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_Z			0
13*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZG			1
14*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZTR			2
15*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZTRD2		3
16*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZT			4
17*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZX			5
18*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZS			6
19*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_HP			7
20*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_I			8
21*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_B			9
22*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_LB			10
23*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_P			11
24*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_CL			12
25*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_M2			13
26*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_IMP			14
27*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZB3			15
28*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_ZB3D2		16
29*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_DDR			17
30*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_SD			18
31*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_MP			19
32*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_QSPI		20
33*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_CP			21
34*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_CPEX		22
35*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_RCAN		23
36*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_R			24
37*c66ec88fSEmmanuel Vadot #define R8A7792_CLK_OSC			25
38*c66ec88fSEmmanuel Vadot 
39*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A7792_CPG_MSSR_H__ */
40