xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/r8a7790-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+
2*c66ec88fSEmmanuel Vadot  *
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2015 Renesas Electronics Corp.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot 
6*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A7790_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A7790_CPG_MSSR_H__
8*c66ec88fSEmmanuel Vadot 
9*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
10*c66ec88fSEmmanuel Vadot 
11*c66ec88fSEmmanuel Vadot /* r8a7790 CPG Core Clocks */
12*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_Z			0
13*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_Z2			1
14*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZG			2
15*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZTR			3
16*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZTRD2		4
17*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZT			5
18*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZX			6
19*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZS			7
20*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_HP			8
21*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_I			9
22*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_B			10
23*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_LB			11
24*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_P			12
25*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_CL			13
26*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_M2			14
27*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ADSP		15
28*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_IMP			16
29*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZB3			17
30*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_ZB3D2		18
31*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_DDR			19
32*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_SDH			20
33*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_SD0			21
34*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_SD1			22
35*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_SD2			23
36*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_SD3			24
37*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_MMC0		25
38*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_MMC1		26
39*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_MP			27
40*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_SSP			28
41*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_SSPRS		29
42*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_QSPI		30
43*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_CP			31
44*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_RCAN		32
45*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_R			33
46*c66ec88fSEmmanuel Vadot #define R8A7790_CLK_OSC			34
47*c66ec88fSEmmanuel Vadot 
48*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A7790_CPG_MSSR_H__ */
49