1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 2*c66ec88fSEmmanuel Vadot * 3*c66ec88fSEmmanuel Vadot * Copyright (C) 2020 Renesas Electronics Corp. 4*c66ec88fSEmmanuel Vadot */ 5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__ 6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__ 7*c66ec88fSEmmanuel Vadot 8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h> 9*c66ec88fSEmmanuel Vadot 10*c66ec88fSEmmanuel Vadot /* R8A774E1 CPG Core Clocks */ 11*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_Z 0 12*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_Z2 1 13*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZG 2 14*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZTR 3 15*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZTRD2 4 16*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZT 5 17*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZX 6 18*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S0D1 7 19*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S0D2 8 20*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S0D3 9 21*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S0D4 10 22*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S0D6 11 23*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S0D8 12 24*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S0D12 13 25*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S1D2 14 26*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S1D4 15 27*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S2D1 16 28*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S2D2 17 29*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S2D4 18 30*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S3D1 19 31*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S3D2 20 32*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_S3D4 21 33*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_LB 22 34*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_CL 23 35*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZB3 24 36*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZB3D2 25 37*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_ZB3D4 26 38*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_CR 27 39*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_CRD2 28 40*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD0H 29 41*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD0 30 42*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD1H 31 43*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD1 32 44*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD2H 33 45*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD2 34 46*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD3H 35 47*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_SD3 36 48*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_RPC 37 49*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_RPCD2 38 50*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_MSO 39 51*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_HDMI 40 52*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_CSI0 41 53*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_CP 42 54*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_CPEX 43 55*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_R 44 56*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_OSC 45 57*c66ec88fSEmmanuel Vadot #define R8A774E1_CLK_CANFD 46 58*c66ec88fSEmmanuel Vadot 59*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__ */ 60