xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/r8a7745-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+
2*c66ec88fSEmmanuel Vadot  *
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2016 Cogent Embedded Inc.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* r8a7745 CPG Core Clocks */
11*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_Z2		0
12*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZG		1
13*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZTR		2
14*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZTRD2	3
15*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZT		4
16*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZX		5
17*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZS		6
18*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_HP		7
19*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_B		9
20*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_LB		10
21*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_P		11
22*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_CL		12
23*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_CP		13
24*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_M2		14
25*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZB3		16
26*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_ZB3D2	17
27*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_DDR		18
28*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_SDH		19
29*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_SD0		20
30*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_SD2		21
31*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_SD3		22
32*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_MMC0	23
33*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_MP		24
34*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_QSPI	25
35*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_CPEX	26
36*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_RCAN	27
37*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_R		28
38*c66ec88fSEmmanuel Vadot #define R8A7745_CLK_OSC		29
39*c66ec88fSEmmanuel Vadot 
40*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__ */
41