1*2846c905SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*2846c905SEmmanuel Vadot /* 3*2846c905SEmmanuel Vadot * Copyright (c) 2022, The Linux Foundation. All rights reserved. 4*2846c905SEmmanuel Vadot * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved. 5*2846c905SEmmanuel Vadot * Copyright (c) 2024, Linaro Ltd. 6*2846c905SEmmanuel Vadot */ 7*2846c905SEmmanuel Vadot 8*2846c905SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_SM8750_DISP_CC_H 9*2846c905SEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_SM8750_DISP_CC_H 10*2846c905SEmmanuel Vadot 11*2846c905SEmmanuel Vadot /* DISP_CC clocks */ 12*2846c905SEmmanuel Vadot #define DISP_CC_ESYNC0_CLK 0 13*2846c905SEmmanuel Vadot #define DISP_CC_ESYNC0_CLK_SRC 1 14*2846c905SEmmanuel Vadot #define DISP_CC_ESYNC1_CLK 2 15*2846c905SEmmanuel Vadot #define DISP_CC_ESYNC1_CLK_SRC 3 16*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_ACCU_SHIFT_CLK 4 17*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_AHB1_CLK 5 18*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK 6 19*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK_SRC 7 20*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK 8 21*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC 9 22*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC 10 23*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK 11 24*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK 12 25*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK_SRC 13 26*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC 14 27*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_INTF_CLK 15 28*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK 16 29*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC 17 30*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK 18 31*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK 19 32*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC 20 33*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC 21 34*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK 22 35*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK 23 36*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC 24 37*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK 25 38*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC 26 39*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK 27 40*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK 28 41*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC 29 42*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_CRYPTO_CLK 30 43*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK 31 44*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC 32 45*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC 33 46*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK 34 47*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK 35 48*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC 36 49*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK 37 50*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC 38 51*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK 39 52*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK 40 53*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC 41 54*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_CRYPTO_CLK 42 55*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK 43 56*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC 44 57*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC 45 58*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK 46 59*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK 47 60*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC 48 61*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK 49 62*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC 50 63*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK 51 64*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC 52 65*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_CRYPTO_CLK 53 66*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK 54 67*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC 55 68*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC 56 69*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK 57 70*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK 58 71*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC 59 72*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK 60 73*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC 61 74*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK 62 75*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK_SRC 63 76*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_MDP1_CLK 64 77*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK 65 78*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC 66 79*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT1_CLK 67 80*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK 68 81*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_NON_GDSC_AHB_CLK 69 82*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK 70 83*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC 71 84*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK 72 85*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK_SRC 73 86*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_PCLK2_CLK 74 87*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_PCLK2_CLK_SRC 75 88*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK 76 89*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK 77 90*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC1_CLK 78 91*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK 79 92*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC 80 93*2846c905SEmmanuel Vadot #define DISP_CC_OSC_CLK 81 94*2846c905SEmmanuel Vadot #define DISP_CC_OSC_CLK_SRC 82 95*2846c905SEmmanuel Vadot #define DISP_CC_PLL0 83 96*2846c905SEmmanuel Vadot #define DISP_CC_PLL1 84 97*2846c905SEmmanuel Vadot #define DISP_CC_PLL2 85 98*2846c905SEmmanuel Vadot #define DISP_CC_SLEEP_CLK 86 99*2846c905SEmmanuel Vadot #define DISP_CC_SLEEP_CLK_SRC 87 100*2846c905SEmmanuel Vadot #define DISP_CC_XO_CLK 88 101*2846c905SEmmanuel Vadot #define DISP_CC_XO_CLK_SRC 89 102*2846c905SEmmanuel Vadot 103*2846c905SEmmanuel Vadot /* DISP_CC resets */ 104*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_CORE_BCR 0 105*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_BCR 1 106*2846c905SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR 2 107*2846c905SEmmanuel Vadot 108*2846c905SEmmanuel Vadot /* DISP_CC GDSCR */ 109*2846c905SEmmanuel Vadot #define MDSS_GDSC 0 110*2846c905SEmmanuel Vadot #define MDSS_INT2_GDSC 1 111*2846c905SEmmanuel Vadot 112*2846c905SEmmanuel Vadot #endif 113