xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,sm8650-dispcc.h (revision 8d13bc63c0e1d50bc9e47ac1f26329c999bfecf0)
1*8d13bc63SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*8d13bc63SEmmanuel Vadot /*
3*8d13bc63SEmmanuel Vadot  * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved
4*8d13bc63SEmmanuel Vadot  * Copyright (c) 2023, Linaro Ltd.
5*8d13bc63SEmmanuel Vadot  */
6*8d13bc63SEmmanuel Vadot 
7*8d13bc63SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_SM8650_DISP_CC_H
8*8d13bc63SEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_SM8650_DISP_CC_H
9*8d13bc63SEmmanuel Vadot 
10*8d13bc63SEmmanuel Vadot /* DISP_CC clocks */
11*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ACCU_CLK					0
12*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_AHB1_CLK					1
13*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK					2
14*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK_SRC				3
15*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK					4
16*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC				5
17*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				6
18*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK				7
19*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK					8
20*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK_SRC				9
21*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				10
22*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_INTF_CLK				11
23*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK				12
24*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC				13
25*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK				14
26*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK				15
27*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC				16
28*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC			17
29*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			18
30*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK				19
31*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			20
32*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK				21
33*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			22
34*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK		23
35*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK				24
36*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC				25
37*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_CRYPTO_CLK				26
38*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK				27
39*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC				28
40*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC			29
41*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK			30
42*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK				31
43*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC			32
44*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK				33
45*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC			34
46*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK		35
47*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK				36
48*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC				37
49*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_CRYPTO_CLK				38
50*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK				39
51*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC				40
52*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC			41
53*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK			42
54*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK				43
55*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC			44
56*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK				45
57*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC			46
58*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK				47
59*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC				48
60*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_CRYPTO_CLK				49
61*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK				50
62*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC				51
63*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC			52
64*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK			53
65*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK				54
66*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC			55
67*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK					56
68*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC				57
69*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK					58
70*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK_SRC				59
71*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP1_CLK					60
72*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK					61
73*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC				62
74*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT1_CLK				63
75*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK				64
76*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_NON_GDSC_AHB_CLK				65
77*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK					66
78*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC				67
79*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK					68
80*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK_SRC				69
81*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK				70
82*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK				71
83*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC1_CLK					72
84*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK					73
85*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC				74
86*8d13bc63SEmmanuel Vadot #define DISP_CC_PLL0						75
87*8d13bc63SEmmanuel Vadot #define DISP_CC_PLL1						76
88*8d13bc63SEmmanuel Vadot #define DISP_CC_SLEEP_CLK					77
89*8d13bc63SEmmanuel Vadot #define DISP_CC_SLEEP_CLK_SRC					78
90*8d13bc63SEmmanuel Vadot #define DISP_CC_XO_CLK						79
91*8d13bc63SEmmanuel Vadot #define DISP_CC_XO_CLK_SRC					80
92*8d13bc63SEmmanuel Vadot 
93*8d13bc63SEmmanuel Vadot /* DISP_CC resets */
94*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_CORE_BCR					0
95*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_BCR				1
96*8d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR					2
97*8d13bc63SEmmanuel Vadot 
98*8d13bc63SEmmanuel Vadot /* DISP_CC GDSCR */
99*8d13bc63SEmmanuel Vadot #define MDSS_GDSC						0
100*8d13bc63SEmmanuel Vadot #define MDSS_INT2_GDSC						1
101*8d13bc63SEmmanuel Vadot 
102*8d13bc63SEmmanuel Vadot #endif
103