xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,sm8550-gpucc.h (revision f126890ac5386406dadf7c4cfa9566cbb56537c5)
1*f126890aSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*f126890aSEmmanuel Vadot /*
3*f126890aSEmmanuel Vadot  * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
4*f126890aSEmmanuel Vadot  */
5*f126890aSEmmanuel Vadot 
6*f126890aSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_GPU_CC_SM8550_H
7*f126890aSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_GPU_CC_SM8550_H
8*f126890aSEmmanuel Vadot 
9*f126890aSEmmanuel Vadot /* GPU_CC clocks */
10*f126890aSEmmanuel Vadot #define GPU_CC_AHB_CLK						0
11*f126890aSEmmanuel Vadot #define GPU_CC_CRC_AHB_CLK					1
12*f126890aSEmmanuel Vadot #define GPU_CC_CX_FF_CLK					2
13*f126890aSEmmanuel Vadot #define GPU_CC_CX_GMU_CLK					3
14*f126890aSEmmanuel Vadot #define GPU_CC_CXO_AON_CLK					4
15*f126890aSEmmanuel Vadot #define GPU_CC_CXO_CLK						5
16*f126890aSEmmanuel Vadot #define GPU_CC_DEMET_CLK					6
17*f126890aSEmmanuel Vadot #define GPU_CC_DEMET_DIV_CLK_SRC				7
18*f126890aSEmmanuel Vadot #define GPU_CC_FF_CLK_SRC					8
19*f126890aSEmmanuel Vadot #define GPU_CC_FREQ_MEASURE_CLK					9
20*f126890aSEmmanuel Vadot #define GPU_CC_GMU_CLK_SRC					10
21*f126890aSEmmanuel Vadot #define GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK				11
22*f126890aSEmmanuel Vadot #define GPU_CC_HUB_AON_CLK					12
23*f126890aSEmmanuel Vadot #define GPU_CC_HUB_CLK_SRC					13
24*f126890aSEmmanuel Vadot #define GPU_CC_HUB_CX_INT_CLK					14
25*f126890aSEmmanuel Vadot #define GPU_CC_MEMNOC_GFX_CLK					15
26*f126890aSEmmanuel Vadot #define GPU_CC_MND1X_0_GFX3D_CLK				16
27*f126890aSEmmanuel Vadot #define GPU_CC_MND1X_1_GFX3D_CLK				17
28*f126890aSEmmanuel Vadot #define GPU_CC_PLL0						18
29*f126890aSEmmanuel Vadot #define GPU_CC_PLL1						19
30*f126890aSEmmanuel Vadot #define GPU_CC_SLEEP_CLK					20
31*f126890aSEmmanuel Vadot #define GPU_CC_XO_CLK_SRC					21
32*f126890aSEmmanuel Vadot #define GPU_CC_XO_DIV_CLK_SRC					22
33*f126890aSEmmanuel Vadot 
34*f126890aSEmmanuel Vadot /* GPU_CC power domains */
35*f126890aSEmmanuel Vadot #define GPU_CC_CX_GDSC						0
36*f126890aSEmmanuel Vadot #define GPU_CC_GX_GDSC						1
37*f126890aSEmmanuel Vadot 
38*f126890aSEmmanuel Vadot /* GPU_CC resets */
39*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_ACD_BCR					0
40*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_CX_BCR					1
41*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_FAST_HUB_BCR				2
42*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_FF_BCR					3
43*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_GFX3D_AON_BCR				4
44*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_GMU_BCR					5
45*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_GX_BCR					6
46*f126890aSEmmanuel Vadot #define GPUCC_GPU_CC_XO_BCR					7
47*f126890aSEmmanuel Vadot 
48*f126890aSEmmanuel Vadot #endif
49