1*cb7aa33aSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*cb7aa33aSEmmanuel Vadot /* 3*cb7aa33aSEmmanuel Vadot * Copyright (c) 2022, The Linux Foundation. All rights reserved. 4*cb7aa33aSEmmanuel Vadot */ 5*cb7aa33aSEmmanuel Vadot 6*cb7aa33aSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_SM8550_DISP_CC_H 7*cb7aa33aSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_SM8550_DISP_CC_H 8*cb7aa33aSEmmanuel Vadot 9*cb7aa33aSEmmanuel Vadot /* DISP_CC clocks */ 10*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_ACCU_CLK 0 11*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_AHB1_CLK 1 12*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK 2 13*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK_SRC 3 14*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK 4 15*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC 5 16*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC 6 17*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK 7 18*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK 8 19*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK_SRC 9 20*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC 10 21*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_INTF_CLK 11 22*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK 12 23*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC 13 24*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK 14 25*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK 15 26*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC 16 27*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC 17 28*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK 18 29*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK 19 30*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC 20 31*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK 21 32*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC 22 33*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK 23 34*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK 24 35*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC 25 36*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_CRYPTO_CLK 26 37*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK 27 38*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC 28 39*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC 29 40*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK 30 41*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK 31 42*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC 32 43*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK 33 44*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC 34 45*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK 35 46*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK 36 47*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC 37 48*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_CRYPTO_CLK 38 49*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK 39 50*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC 40 51*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC 41 52*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK 42 53*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK 43 54*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC 44 55*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK 45 56*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC 46 57*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK 47 58*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC 48 59*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_CRYPTO_CLK 49 60*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK 50 61*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC 51 62*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC 52 63*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK 53 64*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK 54 65*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC 55 66*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK 56 67*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC 57 68*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK 58 69*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK_SRC 59 70*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_MDP1_CLK 60 71*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK 61 72*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC 62 73*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT1_CLK 63 74*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK 64 75*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_NON_GDSC_AHB_CLK 65 76*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK 66 77*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC 67 78*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK 68 79*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK_SRC 69 80*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK 70 81*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK 71 82*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC1_CLK 72 83*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK 73 84*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC 74 85*cb7aa33aSEmmanuel Vadot #define DISP_CC_PLL0 75 86*cb7aa33aSEmmanuel Vadot #define DISP_CC_PLL1 76 87*cb7aa33aSEmmanuel Vadot #define DISP_CC_SLEEP_CLK 77 88*cb7aa33aSEmmanuel Vadot #define DISP_CC_SLEEP_CLK_SRC 78 89*cb7aa33aSEmmanuel Vadot #define DISP_CC_XO_CLK 79 90*cb7aa33aSEmmanuel Vadot #define DISP_CC_XO_CLK_SRC 80 91*cb7aa33aSEmmanuel Vadot 92*cb7aa33aSEmmanuel Vadot /* DISP_CC resets */ 93*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_CORE_BCR 0 94*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_BCR 1 95*cb7aa33aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR 2 96*cb7aa33aSEmmanuel Vadot 97*cb7aa33aSEmmanuel Vadot /* DISP_CC GDSCR */ 98*cb7aa33aSEmmanuel Vadot #define MDSS_GDSC 0 99*cb7aa33aSEmmanuel Vadot #define MDSS_INT2_GDSC 1 100*cb7aa33aSEmmanuel Vadot 101*cb7aa33aSEmmanuel Vadot #endif 102