xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,sm8550-camcc.h (revision 84943d6f38e936ac3b7a3947ca26eeb27a39f938)
1*84943d6fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*84943d6fSEmmanuel Vadot /*
3*84943d6fSEmmanuel Vadot  * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
4*84943d6fSEmmanuel Vadot  */
5*84943d6fSEmmanuel Vadot 
6*84943d6fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_CAM_CC_SM8550_H
7*84943d6fSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_CAM_CC_SM8550_H
8*84943d6fSEmmanuel Vadot 
9*84943d6fSEmmanuel Vadot /* CAM_CC clocks */
10*84943d6fSEmmanuel Vadot #define CAM_CC_BPS_AHB_CLK					0
11*84943d6fSEmmanuel Vadot #define CAM_CC_BPS_CLK						1
12*84943d6fSEmmanuel Vadot #define CAM_CC_BPS_CLK_SRC					2
13*84943d6fSEmmanuel Vadot #define CAM_CC_BPS_FAST_AHB_CLK					3
14*84943d6fSEmmanuel Vadot #define CAM_CC_CAMNOC_AXI_CLK					4
15*84943d6fSEmmanuel Vadot #define CAM_CC_CAMNOC_AXI_CLK_SRC				5
16*84943d6fSEmmanuel Vadot #define CAM_CC_CAMNOC_DCD_XO_CLK				6
17*84943d6fSEmmanuel Vadot #define CAM_CC_CAMNOC_XO_CLK					7
18*84943d6fSEmmanuel Vadot #define CAM_CC_CCI_0_CLK					8
19*84943d6fSEmmanuel Vadot #define CAM_CC_CCI_0_CLK_SRC					9
20*84943d6fSEmmanuel Vadot #define CAM_CC_CCI_1_CLK					10
21*84943d6fSEmmanuel Vadot #define CAM_CC_CCI_1_CLK_SRC					11
22*84943d6fSEmmanuel Vadot #define CAM_CC_CCI_2_CLK					12
23*84943d6fSEmmanuel Vadot #define CAM_CC_CCI_2_CLK_SRC					13
24*84943d6fSEmmanuel Vadot #define CAM_CC_CORE_AHB_CLK					14
25*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_AHB_CLK					15
26*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_BPS_CLK					16
27*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_CRE_CLK					17
28*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_FAST_AHB_CLK				18
29*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_IFE_0_CLK					19
30*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_IFE_1_CLK					20
31*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_IFE_2_CLK					21
32*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_IFE_LITE_CLK				22
33*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_IPE_NPS_CLK					23
34*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_SBI_CLK					24
35*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_SFE_0_CLK					25
36*84943d6fSEmmanuel Vadot #define CAM_CC_CPAS_SFE_1_CLK					26
37*84943d6fSEmmanuel Vadot #define CAM_CC_CPHY_RX_CLK_SRC					27
38*84943d6fSEmmanuel Vadot #define CAM_CC_CRE_AHB_CLK					28
39*84943d6fSEmmanuel Vadot #define CAM_CC_CRE_CLK						29
40*84943d6fSEmmanuel Vadot #define CAM_CC_CRE_CLK_SRC					30
41*84943d6fSEmmanuel Vadot #define CAM_CC_CSI0PHYTIMER_CLK					31
42*84943d6fSEmmanuel Vadot #define CAM_CC_CSI0PHYTIMER_CLK_SRC				32
43*84943d6fSEmmanuel Vadot #define CAM_CC_CSI1PHYTIMER_CLK					33
44*84943d6fSEmmanuel Vadot #define CAM_CC_CSI1PHYTIMER_CLK_SRC				34
45*84943d6fSEmmanuel Vadot #define CAM_CC_CSI2PHYTIMER_CLK					35
46*84943d6fSEmmanuel Vadot #define CAM_CC_CSI2PHYTIMER_CLK_SRC				36
47*84943d6fSEmmanuel Vadot #define CAM_CC_CSI3PHYTIMER_CLK					37
48*84943d6fSEmmanuel Vadot #define CAM_CC_CSI3PHYTIMER_CLK_SRC				38
49*84943d6fSEmmanuel Vadot #define CAM_CC_CSI4PHYTIMER_CLK					39
50*84943d6fSEmmanuel Vadot #define CAM_CC_CSI4PHYTIMER_CLK_SRC				40
51*84943d6fSEmmanuel Vadot #define CAM_CC_CSI5PHYTIMER_CLK					41
52*84943d6fSEmmanuel Vadot #define CAM_CC_CSI5PHYTIMER_CLK_SRC				42
53*84943d6fSEmmanuel Vadot #define CAM_CC_CSI6PHYTIMER_CLK					43
54*84943d6fSEmmanuel Vadot #define CAM_CC_CSI6PHYTIMER_CLK_SRC				44
55*84943d6fSEmmanuel Vadot #define CAM_CC_CSI7PHYTIMER_CLK					45
56*84943d6fSEmmanuel Vadot #define CAM_CC_CSI7PHYTIMER_CLK_SRC				46
57*84943d6fSEmmanuel Vadot #define CAM_CC_CSID_CLK						47
58*84943d6fSEmmanuel Vadot #define CAM_CC_CSID_CLK_SRC					48
59*84943d6fSEmmanuel Vadot #define CAM_CC_CSID_CSIPHY_RX_CLK				49
60*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY0_CLK					50
61*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY1_CLK					51
62*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY2_CLK					52
63*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY3_CLK					53
64*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY4_CLK					54
65*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY5_CLK					55
66*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY6_CLK					56
67*84943d6fSEmmanuel Vadot #define CAM_CC_CSIPHY7_CLK					57
68*84943d6fSEmmanuel Vadot #define CAM_CC_DRV_AHB_CLK					58
69*84943d6fSEmmanuel Vadot #define CAM_CC_DRV_XO_CLK					59
70*84943d6fSEmmanuel Vadot #define CAM_CC_FAST_AHB_CLK_SRC					60
71*84943d6fSEmmanuel Vadot #define CAM_CC_GDSC_CLK						61
72*84943d6fSEmmanuel Vadot #define CAM_CC_ICP_AHB_CLK					62
73*84943d6fSEmmanuel Vadot #define CAM_CC_ICP_CLK						63
74*84943d6fSEmmanuel Vadot #define CAM_CC_ICP_CLK_SRC					64
75*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_0_CLK					65
76*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_0_CLK_SRC					66
77*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_0_DSP_CLK					67
78*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_0_DSP_CLK_SRC				68
79*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_0_FAST_AHB_CLK				69
80*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_1_CLK					70
81*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_1_CLK_SRC					71
82*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_1_DSP_CLK					72
83*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_1_DSP_CLK_SRC				73
84*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_1_FAST_AHB_CLK				74
85*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_2_CLK					75
86*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_2_CLK_SRC					76
87*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_2_DSP_CLK					77
88*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_2_DSP_CLK_SRC				78
89*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_2_FAST_AHB_CLK				79
90*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_LITE_AHB_CLK					80
91*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_LITE_CLK					81
92*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_LITE_CLK_SRC					82
93*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_LITE_CPHY_RX_CLK				83
94*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_LITE_CSID_CLK				84
95*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_LITE_CSID_CLK_SRC				85
96*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_NPS_AHB_CLK					86
97*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_NPS_CLK					87
98*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_NPS_CLK_SRC					88
99*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_NPS_FAST_AHB_CLK				89
100*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_PPS_CLK					90
101*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_PPS_FAST_AHB_CLK				91
102*84943d6fSEmmanuel Vadot #define CAM_CC_JPEG_1_CLK					92
103*84943d6fSEmmanuel Vadot #define CAM_CC_JPEG_CLK						93
104*84943d6fSEmmanuel Vadot #define CAM_CC_JPEG_CLK_SRC					94
105*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK0_CLK					95
106*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK0_CLK_SRC					96
107*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK1_CLK					97
108*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK1_CLK_SRC					98
109*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK2_CLK					99
110*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK2_CLK_SRC					100
111*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK3_CLK					101
112*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK3_CLK_SRC					102
113*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK4_CLK					103
114*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK4_CLK_SRC					104
115*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK5_CLK					105
116*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK5_CLK_SRC					106
117*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK6_CLK					107
118*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK6_CLK_SRC					108
119*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK7_CLK					109
120*84943d6fSEmmanuel Vadot #define CAM_CC_MCLK7_CLK_SRC					110
121*84943d6fSEmmanuel Vadot #define CAM_CC_PLL0						111
122*84943d6fSEmmanuel Vadot #define CAM_CC_PLL0_OUT_EVEN					112
123*84943d6fSEmmanuel Vadot #define CAM_CC_PLL0_OUT_ODD					113
124*84943d6fSEmmanuel Vadot #define CAM_CC_PLL1						114
125*84943d6fSEmmanuel Vadot #define CAM_CC_PLL1_OUT_EVEN					115
126*84943d6fSEmmanuel Vadot #define CAM_CC_PLL2						116
127*84943d6fSEmmanuel Vadot #define CAM_CC_PLL3						117
128*84943d6fSEmmanuel Vadot #define CAM_CC_PLL3_OUT_EVEN					118
129*84943d6fSEmmanuel Vadot #define CAM_CC_PLL4						119
130*84943d6fSEmmanuel Vadot #define CAM_CC_PLL4_OUT_EVEN					120
131*84943d6fSEmmanuel Vadot #define CAM_CC_PLL5						121
132*84943d6fSEmmanuel Vadot #define CAM_CC_PLL5_OUT_EVEN					122
133*84943d6fSEmmanuel Vadot #define CAM_CC_PLL6						123
134*84943d6fSEmmanuel Vadot #define CAM_CC_PLL6_OUT_EVEN					124
135*84943d6fSEmmanuel Vadot #define CAM_CC_PLL7						125
136*84943d6fSEmmanuel Vadot #define CAM_CC_PLL7_OUT_EVEN					126
137*84943d6fSEmmanuel Vadot #define CAM_CC_PLL8						127
138*84943d6fSEmmanuel Vadot #define CAM_CC_PLL8_OUT_EVEN					128
139*84943d6fSEmmanuel Vadot #define CAM_CC_PLL9						129
140*84943d6fSEmmanuel Vadot #define CAM_CC_PLL9_OUT_EVEN					130
141*84943d6fSEmmanuel Vadot #define CAM_CC_PLL10						131
142*84943d6fSEmmanuel Vadot #define CAM_CC_PLL10_OUT_EVEN					132
143*84943d6fSEmmanuel Vadot #define CAM_CC_PLL11						133
144*84943d6fSEmmanuel Vadot #define CAM_CC_PLL11_OUT_EVEN					134
145*84943d6fSEmmanuel Vadot #define CAM_CC_PLL12						135
146*84943d6fSEmmanuel Vadot #define CAM_CC_PLL12_OUT_EVEN					136
147*84943d6fSEmmanuel Vadot #define CAM_CC_QDSS_DEBUG_CLK					137
148*84943d6fSEmmanuel Vadot #define CAM_CC_QDSS_DEBUG_CLK_SRC				138
149*84943d6fSEmmanuel Vadot #define CAM_CC_QDSS_DEBUG_XO_CLK				139
150*84943d6fSEmmanuel Vadot #define CAM_CC_SBI_CLK						140
151*84943d6fSEmmanuel Vadot #define CAM_CC_SBI_FAST_AHB_CLK					141
152*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_0_CLK					142
153*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_0_CLK_SRC					143
154*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_0_FAST_AHB_CLK				144
155*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_1_CLK					145
156*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_1_CLK_SRC					146
157*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_1_FAST_AHB_CLK				147
158*84943d6fSEmmanuel Vadot #define CAM_CC_SLEEP_CLK					148
159*84943d6fSEmmanuel Vadot #define CAM_CC_SLEEP_CLK_SRC					149
160*84943d6fSEmmanuel Vadot #define CAM_CC_SLOW_AHB_CLK_SRC					150
161*84943d6fSEmmanuel Vadot #define CAM_CC_XO_CLK_SRC					151
162*84943d6fSEmmanuel Vadot 
163*84943d6fSEmmanuel Vadot /* CAM_CC power domains */
164*84943d6fSEmmanuel Vadot #define CAM_CC_BPS_GDSC						0
165*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_0_GDSC					1
166*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_1_GDSC					2
167*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_2_GDSC					3
168*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_0_GDSC					4
169*84943d6fSEmmanuel Vadot #define CAM_CC_SBI_GDSC						5
170*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_0_GDSC					6
171*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_1_GDSC					7
172*84943d6fSEmmanuel Vadot #define CAM_CC_TITAN_TOP_GDSC					8
173*84943d6fSEmmanuel Vadot 
174*84943d6fSEmmanuel Vadot /* CAM_CC resets */
175*84943d6fSEmmanuel Vadot #define CAM_CC_BPS_BCR						0
176*84943d6fSEmmanuel Vadot #define CAM_CC_DRV_BCR						1
177*84943d6fSEmmanuel Vadot #define CAM_CC_ICP_BCR						2
178*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_0_BCR					3
179*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_1_BCR					4
180*84943d6fSEmmanuel Vadot #define CAM_CC_IFE_2_BCR					5
181*84943d6fSEmmanuel Vadot #define CAM_CC_IPE_0_BCR					6
182*84943d6fSEmmanuel Vadot #define CAM_CC_QDSS_DEBUG_BCR					7
183*84943d6fSEmmanuel Vadot #define CAM_CC_SBI_BCR						8
184*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_0_BCR					9
185*84943d6fSEmmanuel Vadot #define CAM_CC_SFE_1_BCR					10
186*84943d6fSEmmanuel Vadot 
187*84943d6fSEmmanuel Vadot #endif
188