xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,sa8775p-dispcc.h (revision 5f62a964e9f8abc6a05d8338273fadd154f0a206)
1*5f62a964SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*5f62a964SEmmanuel Vadot /*
3*5f62a964SEmmanuel Vadot  * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
4*5f62a964SEmmanuel Vadot  */
5*5f62a964SEmmanuel Vadot 
6*5f62a964SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_SA8775P_DISP_CC_H
7*5f62a964SEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_SA8775P_DISP_CC_H
8*5f62a964SEmmanuel Vadot 
9*5f62a964SEmmanuel Vadot /* DISP_CC_0/1 clocks */
10*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_AHB1_CLK				0
11*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_AHB_CLK				1
12*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_AHB_CLK_SRC				2
13*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE0_CLK				3
14*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE0_CLK_SRC				4
15*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE0_DIV_CLK_SRC			5
16*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE0_INTF_CLK			6
17*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE1_CLK				7
18*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE1_CLK_SRC				8
19*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE1_DIV_CLK_SRC			9
20*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_BYTE1_INTF_CLK			10
21*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_AUX_CLK				11
22*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_AUX_CLK_SRC			12
23*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_CRYPTO_CLK			13
24*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_CRYPTO_CLK_SRC			14
25*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_LINK_CLK			15
26*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_LINK_CLK_SRC			16
27*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC		17
28*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			18
29*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL0_CLK			19
30*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			20
31*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL1_CLK			21
32*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			22
33*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL2_CLK			23
34*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL2_CLK_SRC			24
35*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL3_CLK			25
36*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_PIXEL3_CLK_SRC			26
37*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK	27
38*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_AUX_CLK				28
39*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_AUX_CLK_SRC			29
40*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_CRYPTO_CLK			30
41*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_CRYPTO_CLK_SRC			31
42*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_LINK_CLK			32
43*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_LINK_CLK_SRC			33
44*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC		34
45*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_LINK_INTF_CLK			35
46*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_PIXEL0_CLK			36
47*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC			37
48*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_PIXEL1_CLK			38
49*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC			39
50*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK	40
51*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_ESC0_CLK				41
52*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_ESC0_CLK_SRC				42
53*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_ESC1_CLK				43
54*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_ESC1_CLK_SRC				44
55*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_MDP1_CLK				45
56*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_MDP_CLK				46
57*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_MDP_CLK_SRC				47
58*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_MDP_LUT1_CLK				48
59*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_MDP_LUT_CLK				49
60*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_NON_GDSC_AHB_CLK			50
61*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_PCLK0_CLK				51
62*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_PCLK0_CLK_SRC				52
63*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_PCLK1_CLK				53
64*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_PCLK1_CLK_SRC				54
65*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_PLL_LOCK_MONITOR_CLK			55
66*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_RSCC_AHB_CLK				56
67*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_RSCC_VSYNC_CLK			57
68*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_VSYNC1_CLK				58
69*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_VSYNC_CLK				59
70*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_VSYNC_CLK_SRC				60
71*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_PLL0					61
72*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_PLL1					62
73*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_SLEEP_CLK					63
74*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_SLEEP_CLK_SRC				64
75*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_SM_OBS_CLK					65
76*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_XO_CLK					66
77*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_XO_CLK_SRC					67
78*5f62a964SEmmanuel Vadot 
79*5f62a964SEmmanuel Vadot /* DISP_CC_0/1 power domains */
80*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_CORE_GDSC				0
81*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_CORE_INT2_GDSC			1
82*5f62a964SEmmanuel Vadot 
83*5f62a964SEmmanuel Vadot /* DISP_CC_0/1 resets */
84*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_CORE_BCR				0
85*5f62a964SEmmanuel Vadot #define MDSS_DISP_CC_MDSS_RSCC_BCR				1
86*5f62a964SEmmanuel Vadot 
87*5f62a964SEmmanuel Vadot #endif
88