xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,mmcc-msm8996.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot 
6*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MSM_MMCC_8996_H
7*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MSM_MMCC_8996_H
8*c66ec88fSEmmanuel Vadot 
9*c66ec88fSEmmanuel Vadot #define MMPLL0_EARLY					0
10*c66ec88fSEmmanuel Vadot #define MMPLL0_PLL					1
11*c66ec88fSEmmanuel Vadot #define MMPLL1_EARLY					2
12*c66ec88fSEmmanuel Vadot #define MMPLL1_PLL					3
13*c66ec88fSEmmanuel Vadot #define MMPLL2_EARLY					4
14*c66ec88fSEmmanuel Vadot #define MMPLL2_PLL					5
15*c66ec88fSEmmanuel Vadot #define MMPLL3_EARLY					6
16*c66ec88fSEmmanuel Vadot #define MMPLL3_PLL					7
17*c66ec88fSEmmanuel Vadot #define MMPLL4_EARLY					8
18*c66ec88fSEmmanuel Vadot #define MMPLL4_PLL					9
19*c66ec88fSEmmanuel Vadot #define MMPLL5_EARLY					10
20*c66ec88fSEmmanuel Vadot #define MMPLL5_PLL					11
21*c66ec88fSEmmanuel Vadot #define MMPLL8_EARLY					12
22*c66ec88fSEmmanuel Vadot #define MMPLL8_PLL					13
23*c66ec88fSEmmanuel Vadot #define MMPLL9_EARLY					14
24*c66ec88fSEmmanuel Vadot #define MMPLL9_PLL					15
25*c66ec88fSEmmanuel Vadot #define AHB_CLK_SRC					16
26*c66ec88fSEmmanuel Vadot #define AXI_CLK_SRC					17
27*c66ec88fSEmmanuel Vadot #define MAXI_CLK_SRC					18
28*c66ec88fSEmmanuel Vadot #define DSA_CORE_CLK_SRC				19
29*c66ec88fSEmmanuel Vadot #define GFX3D_CLK_SRC					20
30*c66ec88fSEmmanuel Vadot #define RBBMTIMER_CLK_SRC				21
31*c66ec88fSEmmanuel Vadot #define ISENSE_CLK_SRC					22
32*c66ec88fSEmmanuel Vadot #define RBCPR_CLK_SRC					23
33*c66ec88fSEmmanuel Vadot #define VIDEO_CORE_CLK_SRC				24
34*c66ec88fSEmmanuel Vadot #define VIDEO_SUBCORE0_CLK_SRC				25
35*c66ec88fSEmmanuel Vadot #define VIDEO_SUBCORE1_CLK_SRC				26
36*c66ec88fSEmmanuel Vadot #define PCLK0_CLK_SRC					27
37*c66ec88fSEmmanuel Vadot #define PCLK1_CLK_SRC					28
38*c66ec88fSEmmanuel Vadot #define MDP_CLK_SRC					29
39*c66ec88fSEmmanuel Vadot #define EXTPCLK_CLK_SRC					30
40*c66ec88fSEmmanuel Vadot #define VSYNC_CLK_SRC					31
41*c66ec88fSEmmanuel Vadot #define HDMI_CLK_SRC					32
42*c66ec88fSEmmanuel Vadot #define BYTE0_CLK_SRC					33
43*c66ec88fSEmmanuel Vadot #define BYTE1_CLK_SRC					34
44*c66ec88fSEmmanuel Vadot #define ESC0_CLK_SRC					35
45*c66ec88fSEmmanuel Vadot #define ESC1_CLK_SRC					36
46*c66ec88fSEmmanuel Vadot #define CAMSS_GP0_CLK_SRC				37
47*c66ec88fSEmmanuel Vadot #define CAMSS_GP1_CLK_SRC				38
48*c66ec88fSEmmanuel Vadot #define MCLK0_CLK_SRC					39
49*c66ec88fSEmmanuel Vadot #define MCLK1_CLK_SRC					40
50*c66ec88fSEmmanuel Vadot #define MCLK2_CLK_SRC					41
51*c66ec88fSEmmanuel Vadot #define MCLK3_CLK_SRC					42
52*c66ec88fSEmmanuel Vadot #define CCI_CLK_SRC					43
53*c66ec88fSEmmanuel Vadot #define CSI0PHYTIMER_CLK_SRC				44
54*c66ec88fSEmmanuel Vadot #define CSI1PHYTIMER_CLK_SRC				45
55*c66ec88fSEmmanuel Vadot #define CSI2PHYTIMER_CLK_SRC				46
56*c66ec88fSEmmanuel Vadot #define CSIPHY0_3P_CLK_SRC				47
57*c66ec88fSEmmanuel Vadot #define CSIPHY1_3P_CLK_SRC				48
58*c66ec88fSEmmanuel Vadot #define CSIPHY2_3P_CLK_SRC				49
59*c66ec88fSEmmanuel Vadot #define JPEG0_CLK_SRC					50
60*c66ec88fSEmmanuel Vadot #define JPEG2_CLK_SRC					51
61*c66ec88fSEmmanuel Vadot #define JPEG_DMA_CLK_SRC				52
62*c66ec88fSEmmanuel Vadot #define VFE0_CLK_SRC					53
63*c66ec88fSEmmanuel Vadot #define VFE1_CLK_SRC					54
64*c66ec88fSEmmanuel Vadot #define CPP_CLK_SRC					55
65*c66ec88fSEmmanuel Vadot #define CSI0_CLK_SRC					56
66*c66ec88fSEmmanuel Vadot #define CSI1_CLK_SRC					57
67*c66ec88fSEmmanuel Vadot #define CSI2_CLK_SRC					58
68*c66ec88fSEmmanuel Vadot #define CSI3_CLK_SRC					59
69*c66ec88fSEmmanuel Vadot #define FD_CORE_CLK_SRC					60
70*c66ec88fSEmmanuel Vadot #define MMSS_CXO_CLK					61
71*c66ec88fSEmmanuel Vadot #define MMSS_SLEEPCLK_CLK				62
72*c66ec88fSEmmanuel Vadot #define MMSS_MMAGIC_AHB_CLK				63
73*c66ec88fSEmmanuel Vadot #define MMSS_MMAGIC_CFG_AHB_CLK				64
74*c66ec88fSEmmanuel Vadot #define MMSS_MISC_AHB_CLK				65
75*c66ec88fSEmmanuel Vadot #define MMSS_MISC_CXO_CLK				66
76*c66ec88fSEmmanuel Vadot #define MMSS_BTO_AHB_CLK				67
77*c66ec88fSEmmanuel Vadot #define MMSS_MMAGIC_AXI_CLK				68
78*c66ec88fSEmmanuel Vadot #define MMSS_S0_AXI_CLK					69
79*c66ec88fSEmmanuel Vadot #define MMSS_MMAGIC_MAXI_CLK				70
80*c66ec88fSEmmanuel Vadot #define DSA_CORE_CLK					71
81*c66ec88fSEmmanuel Vadot #define DSA_NOC_CFG_AHB_CLK				72
82*c66ec88fSEmmanuel Vadot #define MMAGIC_CAMSS_AXI_CLK				73
83*c66ec88fSEmmanuel Vadot #define MMAGIC_CAMSS_NOC_CFG_AHB_CLK			74
84*c66ec88fSEmmanuel Vadot #define THROTTLE_CAMSS_CXO_CLK				75
85*c66ec88fSEmmanuel Vadot #define THROTTLE_CAMSS_AHB_CLK				76
86*c66ec88fSEmmanuel Vadot #define THROTTLE_CAMSS_AXI_CLK				77
87*c66ec88fSEmmanuel Vadot #define SMMU_VFE_AHB_CLK				78
88*c66ec88fSEmmanuel Vadot #define SMMU_VFE_AXI_CLK				79
89*c66ec88fSEmmanuel Vadot #define SMMU_CPP_AHB_CLK				80
90*c66ec88fSEmmanuel Vadot #define SMMU_CPP_AXI_CLK				81
91*c66ec88fSEmmanuel Vadot #define SMMU_JPEG_AHB_CLK				82
92*c66ec88fSEmmanuel Vadot #define SMMU_JPEG_AXI_CLK				83
93*c66ec88fSEmmanuel Vadot #define MMAGIC_MDSS_AXI_CLK				84
94*c66ec88fSEmmanuel Vadot #define MMAGIC_MDSS_NOC_CFG_AHB_CLK			85
95*c66ec88fSEmmanuel Vadot #define THROTTLE_MDSS_CXO_CLK				86
96*c66ec88fSEmmanuel Vadot #define THROTTLE_MDSS_AHB_CLK				87
97*c66ec88fSEmmanuel Vadot #define THROTTLE_MDSS_AXI_CLK				88
98*c66ec88fSEmmanuel Vadot #define SMMU_ROT_AHB_CLK				89
99*c66ec88fSEmmanuel Vadot #define SMMU_ROT_AXI_CLK				90
100*c66ec88fSEmmanuel Vadot #define SMMU_MDP_AHB_CLK				91
101*c66ec88fSEmmanuel Vadot #define SMMU_MDP_AXI_CLK				92
102*c66ec88fSEmmanuel Vadot #define MMAGIC_VIDEO_AXI_CLK				93
103*c66ec88fSEmmanuel Vadot #define MMAGIC_VIDEO_NOC_CFG_AHB_CLK			94
104*c66ec88fSEmmanuel Vadot #define THROTTLE_VIDEO_CXO_CLK				95
105*c66ec88fSEmmanuel Vadot #define THROTTLE_VIDEO_AHB_CLK				96
106*c66ec88fSEmmanuel Vadot #define THROTTLE_VIDEO_AXI_CLK				97
107*c66ec88fSEmmanuel Vadot #define SMMU_VIDEO_AHB_CLK				98
108*c66ec88fSEmmanuel Vadot #define SMMU_VIDEO_AXI_CLK				99
109*c66ec88fSEmmanuel Vadot #define MMAGIC_BIMC_AXI_CLK				100
110*c66ec88fSEmmanuel Vadot #define MMAGIC_BIMC_NOC_CFG_AHB_CLK			101
111*c66ec88fSEmmanuel Vadot #define GPU_GX_GFX3D_CLK				102
112*c66ec88fSEmmanuel Vadot #define GPU_GX_RBBMTIMER_CLK				103
113*c66ec88fSEmmanuel Vadot #define GPU_AHB_CLK					104
114*c66ec88fSEmmanuel Vadot #define GPU_AON_ISENSE_CLK				105
115*c66ec88fSEmmanuel Vadot #define VMEM_MAXI_CLK					106
116*c66ec88fSEmmanuel Vadot #define VMEM_AHB_CLK					107
117*c66ec88fSEmmanuel Vadot #define MMSS_RBCPR_CLK					108
118*c66ec88fSEmmanuel Vadot #define MMSS_RBCPR_AHB_CLK				109
119*c66ec88fSEmmanuel Vadot #define VIDEO_CORE_CLK					110
120*c66ec88fSEmmanuel Vadot #define VIDEO_AXI_CLK					111
121*c66ec88fSEmmanuel Vadot #define VIDEO_MAXI_CLK					112
122*c66ec88fSEmmanuel Vadot #define VIDEO_AHB_CLK					113
123*c66ec88fSEmmanuel Vadot #define VIDEO_SUBCORE0_CLK				114
124*c66ec88fSEmmanuel Vadot #define VIDEO_SUBCORE1_CLK				115
125*c66ec88fSEmmanuel Vadot #define MDSS_AHB_CLK					116
126*c66ec88fSEmmanuel Vadot #define MDSS_HDMI_AHB_CLK				117
127*c66ec88fSEmmanuel Vadot #define MDSS_AXI_CLK					118
128*c66ec88fSEmmanuel Vadot #define MDSS_PCLK0_CLK					119
129*c66ec88fSEmmanuel Vadot #define MDSS_PCLK1_CLK					120
130*c66ec88fSEmmanuel Vadot #define MDSS_MDP_CLK					121
131*c66ec88fSEmmanuel Vadot #define MDSS_EXTPCLK_CLK				122
132*c66ec88fSEmmanuel Vadot #define MDSS_VSYNC_CLK					123
133*c66ec88fSEmmanuel Vadot #define MDSS_HDMI_CLK					124
134*c66ec88fSEmmanuel Vadot #define MDSS_BYTE0_CLK					125
135*c66ec88fSEmmanuel Vadot #define MDSS_BYTE1_CLK					126
136*c66ec88fSEmmanuel Vadot #define MDSS_ESC0_CLK					127
137*c66ec88fSEmmanuel Vadot #define MDSS_ESC1_CLK					128
138*c66ec88fSEmmanuel Vadot #define CAMSS_TOP_AHB_CLK				129
139*c66ec88fSEmmanuel Vadot #define CAMSS_AHB_CLK					130
140*c66ec88fSEmmanuel Vadot #define CAMSS_MICRO_AHB_CLK				131
141*c66ec88fSEmmanuel Vadot #define CAMSS_GP0_CLK					132
142*c66ec88fSEmmanuel Vadot #define CAMSS_GP1_CLK					133
143*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK0_CLK					134
144*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK1_CLK					135
145*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK2_CLK					136
146*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK3_CLK					137
147*c66ec88fSEmmanuel Vadot #define CAMSS_CCI_CLK					138
148*c66ec88fSEmmanuel Vadot #define CAMSS_CCI_AHB_CLK				139
149*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0PHYTIMER_CLK				140
150*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1PHYTIMER_CLK				141
151*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2PHYTIMER_CLK				142
152*c66ec88fSEmmanuel Vadot #define CAMSS_CSIPHY0_3P_CLK				143
153*c66ec88fSEmmanuel Vadot #define CAMSS_CSIPHY1_3P_CLK				144
154*c66ec88fSEmmanuel Vadot #define CAMSS_CSIPHY2_3P_CLK				145
155*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG0_CLK					146
156*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG2_CLK					147
157*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_DMA_CLK				148
158*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_AHB_CLK				149
159*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_AXI_CLK				150
160*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_AHB_CLK				151
161*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_AXI_CLK				152
162*c66ec88fSEmmanuel Vadot #define CAMSS_VFE0_CLK					153
163*c66ec88fSEmmanuel Vadot #define CAMSS_VFE0_STREAM_CLK				154
164*c66ec88fSEmmanuel Vadot #define CAMSS_VFE0_AHB_CLK				155
165*c66ec88fSEmmanuel Vadot #define CAMSS_VFE1_CLK					156
166*c66ec88fSEmmanuel Vadot #define CAMSS_VFE1_STREAM_CLK				157
167*c66ec88fSEmmanuel Vadot #define CAMSS_VFE1_AHB_CLK				158
168*c66ec88fSEmmanuel Vadot #define CAMSS_CSI_VFE0_CLK				159
169*c66ec88fSEmmanuel Vadot #define CAMSS_CSI_VFE1_CLK				160
170*c66ec88fSEmmanuel Vadot #define CAMSS_CPP_VBIF_AHB_CLK				161
171*c66ec88fSEmmanuel Vadot #define CAMSS_CPP_AXI_CLK				162
172*c66ec88fSEmmanuel Vadot #define CAMSS_CPP_CLK					163
173*c66ec88fSEmmanuel Vadot #define CAMSS_CPP_AHB_CLK				164
174*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0_CLK					165
175*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0_AHB_CLK				166
176*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0PHY_CLK				167
177*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0RDI_CLK				168
178*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0PIX_CLK				169
179*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1_CLK					170
180*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1_AHB_CLK				171
181*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1PHY_CLK				172
182*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1RDI_CLK				173
183*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1PIX_CLK				174
184*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2_CLK					175
185*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2_AHB_CLK				176
186*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2PHY_CLK				177
187*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2RDI_CLK				178
188*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2PIX_CLK				179
189*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3_CLK					180
190*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3_AHB_CLK				181
191*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3PHY_CLK				182
192*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3RDI_CLK				183
193*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3PIX_CLK				184
194*c66ec88fSEmmanuel Vadot #define CAMSS_ISPIF_AHB_CLK				185
195*c66ec88fSEmmanuel Vadot #define FD_CORE_CLK					186
196*c66ec88fSEmmanuel Vadot #define FD_CORE_UAR_CLK					187
197*c66ec88fSEmmanuel Vadot #define FD_AHB_CLK					188
198*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_CSI0_CLK				189
199*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_JPEG_DMA_CLK				190
200*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_CPP_CLK				191
201*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_PCLK0_CLK				192
202*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_AHB_CLK				193
203*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_GFX3D_CLK				194
204*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_PCLK1_CLK				195
205*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_JPEG2_CLK				196
206*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_DEBUG_CLK				197
207*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_VFE1_CLK				198
208*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_VFE0_CLK				199
209*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_VIDEO_CORE_CLK			200
210*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_AXI_CLK				201
211*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_MDP_CLK				202
212*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_JPEG0_CLK				203
213*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_RM_AXI_CLK				204
214*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_RM_MAXI_CLK				205
215*c66ec88fSEmmanuel Vadot 
216*c66ec88fSEmmanuel Vadot #define MMAGICAHB_BCR					0
217*c66ec88fSEmmanuel Vadot #define MMAGIC_CFG_BCR					1
218*c66ec88fSEmmanuel Vadot #define MISC_BCR					2
219*c66ec88fSEmmanuel Vadot #define BTO_BCR						3
220*c66ec88fSEmmanuel Vadot #define MMAGICAXI_BCR					4
221*c66ec88fSEmmanuel Vadot #define MMAGICMAXI_BCR					5
222*c66ec88fSEmmanuel Vadot #define DSA_BCR						6
223*c66ec88fSEmmanuel Vadot #define MMAGIC_CAMSS_BCR				7
224*c66ec88fSEmmanuel Vadot #define THROTTLE_CAMSS_BCR				8
225*c66ec88fSEmmanuel Vadot #define SMMU_VFE_BCR					9
226*c66ec88fSEmmanuel Vadot #define SMMU_CPP_BCR					10
227*c66ec88fSEmmanuel Vadot #define SMMU_JPEG_BCR					11
228*c66ec88fSEmmanuel Vadot #define MMAGIC_MDSS_BCR					12
229*c66ec88fSEmmanuel Vadot #define THROTTLE_MDSS_BCR				13
230*c66ec88fSEmmanuel Vadot #define SMMU_ROT_BCR					14
231*c66ec88fSEmmanuel Vadot #define SMMU_MDP_BCR					15
232*c66ec88fSEmmanuel Vadot #define MMAGIC_VIDEO_BCR				16
233*c66ec88fSEmmanuel Vadot #define THROTTLE_VIDEO_BCR				17
234*c66ec88fSEmmanuel Vadot #define SMMU_VIDEO_BCR					18
235*c66ec88fSEmmanuel Vadot #define MMAGIC_BIMC_BCR					19
236*c66ec88fSEmmanuel Vadot #define GPU_GX_BCR					20
237*c66ec88fSEmmanuel Vadot #define GPU_BCR						21
238*c66ec88fSEmmanuel Vadot #define GPU_AON_BCR					22
239*c66ec88fSEmmanuel Vadot #define VMEM_BCR					23
240*c66ec88fSEmmanuel Vadot #define MMSS_RBCPR_BCR					24
241*c66ec88fSEmmanuel Vadot #define VIDEO_BCR					25
242*c66ec88fSEmmanuel Vadot #define MDSS_BCR					26
243*c66ec88fSEmmanuel Vadot #define CAMSS_TOP_BCR					27
244*c66ec88fSEmmanuel Vadot #define CAMSS_AHB_BCR					28
245*c66ec88fSEmmanuel Vadot #define CAMSS_MICRO_BCR					29
246*c66ec88fSEmmanuel Vadot #define CAMSS_CCI_BCR					30
247*c66ec88fSEmmanuel Vadot #define CAMSS_PHY0_BCR					31
248*c66ec88fSEmmanuel Vadot #define CAMSS_PHY1_BCR					32
249*c66ec88fSEmmanuel Vadot #define CAMSS_PHY2_BCR					33
250*c66ec88fSEmmanuel Vadot #define CAMSS_CSIPHY0_3P_BCR				34
251*c66ec88fSEmmanuel Vadot #define CAMSS_CSIPHY1_3P_BCR				35
252*c66ec88fSEmmanuel Vadot #define CAMSS_CSIPHY2_3P_BCR				36
253*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_BCR					37
254*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_BCR					38
255*c66ec88fSEmmanuel Vadot #define CAMSS_VFE0_BCR					39
256*c66ec88fSEmmanuel Vadot #define CAMSS_VFE1_BCR					40
257*c66ec88fSEmmanuel Vadot #define CAMSS_CSI_VFE0_BCR				41
258*c66ec88fSEmmanuel Vadot #define CAMSS_CSI_VFE1_BCR				42
259*c66ec88fSEmmanuel Vadot #define CAMSS_CPP_TOP_BCR				43
260*c66ec88fSEmmanuel Vadot #define CAMSS_CPP_BCR					44
261*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0_BCR					45
262*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0RDI_BCR				46
263*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0PIX_BCR				47
264*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1_BCR					48
265*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1RDI_BCR				49
266*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1PIX_BCR				50
267*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2_BCR					51
268*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2RDI_BCR				52
269*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2PIX_BCR				53
270*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3_BCR					54
271*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3RDI_BCR				55
272*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3PIX_BCR				56
273*c66ec88fSEmmanuel Vadot #define CAMSS_ISPIF_BCR					57
274*c66ec88fSEmmanuel Vadot #define FD_BCR						58
275*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_RM_BCR				59
276*c66ec88fSEmmanuel Vadot 
277*c66ec88fSEmmanuel Vadot /* Indexes for GDSCs */
278*c66ec88fSEmmanuel Vadot #define MMAGIC_VIDEO_GDSC	0
279*c66ec88fSEmmanuel Vadot #define MMAGIC_MDSS_GDSC	1
280*c66ec88fSEmmanuel Vadot #define MMAGIC_CAMSS_GDSC	2
281*c66ec88fSEmmanuel Vadot #define GPU_GDSC		3
282*c66ec88fSEmmanuel Vadot #define VENUS_GDSC		4
283*c66ec88fSEmmanuel Vadot #define VENUS_CORE0_GDSC	5
284*c66ec88fSEmmanuel Vadot #define VENUS_CORE1_GDSC	6
285*c66ec88fSEmmanuel Vadot #define CAMSS_GDSC		7
286*c66ec88fSEmmanuel Vadot #define VFE0_GDSC		8
287*c66ec88fSEmmanuel Vadot #define VFE1_GDSC		9
288*c66ec88fSEmmanuel Vadot #define JPEG_GDSC		10
289*c66ec88fSEmmanuel Vadot #define CPP_GDSC		11
290*c66ec88fSEmmanuel Vadot #define FD_GDSC			12
291*c66ec88fSEmmanuel Vadot #define MDSS_GDSC		13
292*c66ec88fSEmmanuel Vadot #define GPU_GX_GDSC		14
293*c66ec88fSEmmanuel Vadot #define MMAGIC_BIMC_GDSC	15
294*c66ec88fSEmmanuel Vadot 
295*c66ec88fSEmmanuel Vadot #endif
296