1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (c) 2014, The Linux Foundation. All rights reserved. 4*c66ec88fSEmmanuel Vadot */ 5*c66ec88fSEmmanuel Vadot 6*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_APQ_MMCC_8084_H 7*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_APQ_MMCC_8084_H 8*c66ec88fSEmmanuel Vadot 9*c66ec88fSEmmanuel Vadot #define MMSS_AHB_CLK_SRC 0 10*c66ec88fSEmmanuel Vadot #define MMSS_AXI_CLK_SRC 1 11*c66ec88fSEmmanuel Vadot #define MMPLL0 2 12*c66ec88fSEmmanuel Vadot #define MMPLL0_VOTE 3 13*c66ec88fSEmmanuel Vadot #define MMPLL1 4 14*c66ec88fSEmmanuel Vadot #define MMPLL1_VOTE 5 15*c66ec88fSEmmanuel Vadot #define MMPLL2 6 16*c66ec88fSEmmanuel Vadot #define MMPLL3 7 17*c66ec88fSEmmanuel Vadot #define MMPLL4 8 18*c66ec88fSEmmanuel Vadot #define CSI0_CLK_SRC 9 19*c66ec88fSEmmanuel Vadot #define CSI1_CLK_SRC 10 20*c66ec88fSEmmanuel Vadot #define CSI2_CLK_SRC 11 21*c66ec88fSEmmanuel Vadot #define CSI3_CLK_SRC 12 22*c66ec88fSEmmanuel Vadot #define VCODEC0_CLK_SRC 13 23*c66ec88fSEmmanuel Vadot #define VFE0_CLK_SRC 14 24*c66ec88fSEmmanuel Vadot #define VFE1_CLK_SRC 15 25*c66ec88fSEmmanuel Vadot #define MDP_CLK_SRC 16 26*c66ec88fSEmmanuel Vadot #define PCLK0_CLK_SRC 17 27*c66ec88fSEmmanuel Vadot #define PCLK1_CLK_SRC 18 28*c66ec88fSEmmanuel Vadot #define OCMEMNOC_CLK_SRC 19 29*c66ec88fSEmmanuel Vadot #define GFX3D_CLK_SRC 20 30*c66ec88fSEmmanuel Vadot #define JPEG0_CLK_SRC 21 31*c66ec88fSEmmanuel Vadot #define JPEG1_CLK_SRC 22 32*c66ec88fSEmmanuel Vadot #define JPEG2_CLK_SRC 23 33*c66ec88fSEmmanuel Vadot #define EDPPIXEL_CLK_SRC 24 34*c66ec88fSEmmanuel Vadot #define EXTPCLK_CLK_SRC 25 35*c66ec88fSEmmanuel Vadot #define VP_CLK_SRC 26 36*c66ec88fSEmmanuel Vadot #define CCI_CLK_SRC 27 37*c66ec88fSEmmanuel Vadot #define CAMSS_GP0_CLK_SRC 28 38*c66ec88fSEmmanuel Vadot #define CAMSS_GP1_CLK_SRC 29 39*c66ec88fSEmmanuel Vadot #define MCLK0_CLK_SRC 30 40*c66ec88fSEmmanuel Vadot #define MCLK1_CLK_SRC 31 41*c66ec88fSEmmanuel Vadot #define MCLK2_CLK_SRC 32 42*c66ec88fSEmmanuel Vadot #define MCLK3_CLK_SRC 33 43*c66ec88fSEmmanuel Vadot #define CSI0PHYTIMER_CLK_SRC 34 44*c66ec88fSEmmanuel Vadot #define CSI1PHYTIMER_CLK_SRC 35 45*c66ec88fSEmmanuel Vadot #define CSI2PHYTIMER_CLK_SRC 36 46*c66ec88fSEmmanuel Vadot #define CPP_CLK_SRC 37 47*c66ec88fSEmmanuel Vadot #define BYTE0_CLK_SRC 38 48*c66ec88fSEmmanuel Vadot #define BYTE1_CLK_SRC 39 49*c66ec88fSEmmanuel Vadot #define EDPAUX_CLK_SRC 40 50*c66ec88fSEmmanuel Vadot #define EDPLINK_CLK_SRC 41 51*c66ec88fSEmmanuel Vadot #define ESC0_CLK_SRC 42 52*c66ec88fSEmmanuel Vadot #define ESC1_CLK_SRC 43 53*c66ec88fSEmmanuel Vadot #define HDMI_CLK_SRC 44 54*c66ec88fSEmmanuel Vadot #define VSYNC_CLK_SRC 45 55*c66ec88fSEmmanuel Vadot #define MMSS_RBCPR_CLK_SRC 46 56*c66ec88fSEmmanuel Vadot #define RBBMTIMER_CLK_SRC 47 57*c66ec88fSEmmanuel Vadot #define MAPLE_CLK_SRC 48 58*c66ec88fSEmmanuel Vadot #define VDP_CLK_SRC 49 59*c66ec88fSEmmanuel Vadot #define VPU_BUS_CLK_SRC 50 60*c66ec88fSEmmanuel Vadot #define MMSS_CXO_CLK 51 61*c66ec88fSEmmanuel Vadot #define MMSS_SLEEPCLK_CLK 52 62*c66ec88fSEmmanuel Vadot #define AVSYNC_AHB_CLK 53 63*c66ec88fSEmmanuel Vadot #define AVSYNC_EDPPIXEL_CLK 54 64*c66ec88fSEmmanuel Vadot #define AVSYNC_EXTPCLK_CLK 55 65*c66ec88fSEmmanuel Vadot #define AVSYNC_PCLK0_CLK 56 66*c66ec88fSEmmanuel Vadot #define AVSYNC_PCLK1_CLK 57 67*c66ec88fSEmmanuel Vadot #define AVSYNC_VP_CLK 58 68*c66ec88fSEmmanuel Vadot #define CAMSS_AHB_CLK 59 69*c66ec88fSEmmanuel Vadot #define CAMSS_CCI_CCI_AHB_CLK 60 70*c66ec88fSEmmanuel Vadot #define CAMSS_CCI_CCI_CLK 61 71*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0_AHB_CLK 62 72*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0_CLK 63 73*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0PHY_CLK 64 74*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0PIX_CLK 65 75*c66ec88fSEmmanuel Vadot #define CAMSS_CSI0RDI_CLK 66 76*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1_AHB_CLK 67 77*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1_CLK 68 78*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1PHY_CLK 69 79*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1PIX_CLK 70 80*c66ec88fSEmmanuel Vadot #define CAMSS_CSI1RDI_CLK 71 81*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2_AHB_CLK 72 82*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2_CLK 73 83*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2PHY_CLK 74 84*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2PIX_CLK 75 85*c66ec88fSEmmanuel Vadot #define CAMSS_CSI2RDI_CLK 76 86*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3_AHB_CLK 77 87*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3_CLK 78 88*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3PHY_CLK 79 89*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3PIX_CLK 80 90*c66ec88fSEmmanuel Vadot #define CAMSS_CSI3RDI_CLK 81 91*c66ec88fSEmmanuel Vadot #define CAMSS_CSI_VFE0_CLK 82 92*c66ec88fSEmmanuel Vadot #define CAMSS_CSI_VFE1_CLK 83 93*c66ec88fSEmmanuel Vadot #define CAMSS_GP0_CLK 84 94*c66ec88fSEmmanuel Vadot #define CAMSS_GP1_CLK 85 95*c66ec88fSEmmanuel Vadot #define CAMSS_ISPIF_AHB_CLK 86 96*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_JPEG0_CLK 87 97*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_JPEG1_CLK 88 98*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_JPEG2_CLK 89 99*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_JPEG_AHB_CLK 90 100*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_JPEG_AXI_CLK 91 101*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK0_CLK 92 102*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK1_CLK 93 103*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK2_CLK 94 104*c66ec88fSEmmanuel Vadot #define CAMSS_MCLK3_CLK 95 105*c66ec88fSEmmanuel Vadot #define CAMSS_MICRO_AHB_CLK 96 106*c66ec88fSEmmanuel Vadot #define CAMSS_PHY0_CSI0PHYTIMER_CLK 97 107*c66ec88fSEmmanuel Vadot #define CAMSS_PHY1_CSI1PHYTIMER_CLK 98 108*c66ec88fSEmmanuel Vadot #define CAMSS_PHY2_CSI2PHYTIMER_CLK 99 109*c66ec88fSEmmanuel Vadot #define CAMSS_TOP_AHB_CLK 100 110*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_CPP_AHB_CLK 101 111*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_CPP_CLK 102 112*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_VFE0_CLK 103 113*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_VFE1_CLK 104 114*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_VFE_AHB_CLK 105 115*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_VFE_AXI_CLK 106 116*c66ec88fSEmmanuel Vadot #define MDSS_AHB_CLK 107 117*c66ec88fSEmmanuel Vadot #define MDSS_AXI_CLK 108 118*c66ec88fSEmmanuel Vadot #define MDSS_BYTE0_CLK 109 119*c66ec88fSEmmanuel Vadot #define MDSS_BYTE1_CLK 110 120*c66ec88fSEmmanuel Vadot #define MDSS_EDPAUX_CLK 111 121*c66ec88fSEmmanuel Vadot #define MDSS_EDPLINK_CLK 112 122*c66ec88fSEmmanuel Vadot #define MDSS_EDPPIXEL_CLK 113 123*c66ec88fSEmmanuel Vadot #define MDSS_ESC0_CLK 114 124*c66ec88fSEmmanuel Vadot #define MDSS_ESC1_CLK 115 125*c66ec88fSEmmanuel Vadot #define MDSS_EXTPCLK_CLK 116 126*c66ec88fSEmmanuel Vadot #define MDSS_HDMI_AHB_CLK 117 127*c66ec88fSEmmanuel Vadot #define MDSS_HDMI_CLK 118 128*c66ec88fSEmmanuel Vadot #define MDSS_MDP_CLK 119 129*c66ec88fSEmmanuel Vadot #define MDSS_MDP_LUT_CLK 120 130*c66ec88fSEmmanuel Vadot #define MDSS_PCLK0_CLK 121 131*c66ec88fSEmmanuel Vadot #define MDSS_PCLK1_CLK 122 132*c66ec88fSEmmanuel Vadot #define MDSS_VSYNC_CLK 123 133*c66ec88fSEmmanuel Vadot #define MMSS_RBCPR_AHB_CLK 124 134*c66ec88fSEmmanuel Vadot #define MMSS_RBCPR_CLK 125 135*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_AHB_CLK 126 136*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_AXI_CLK 127 137*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_CSI0_CLK 128 138*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_GFX3D_CLK 129 139*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_JPEG0_CLK 130 140*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_JPEG1_CLK 131 141*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_JPEG2_CLK 132 142*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_MDP_CLK 133 143*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_PCLK0_CLK 134 144*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_PCLK1_CLK 135 145*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_VCODEC0_CLK 136 146*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_VFE0_CLK 137 147*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_VFE1_CLK 138 148*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_RM_AXI_CLK 139 149*c66ec88fSEmmanuel Vadot #define MMSS_SPDM_RM_OCMEMNOC_CLK 140 150*c66ec88fSEmmanuel Vadot #define MMSS_MISC_AHB_CLK 141 151*c66ec88fSEmmanuel Vadot #define MMSS_MMSSNOC_AHB_CLK 142 152*c66ec88fSEmmanuel Vadot #define MMSS_MMSSNOC_BTO_AHB_CLK 143 153*c66ec88fSEmmanuel Vadot #define MMSS_MMSSNOC_AXI_CLK 144 154*c66ec88fSEmmanuel Vadot #define MMSS_S0_AXI_CLK 145 155*c66ec88fSEmmanuel Vadot #define OCMEMCX_AHB_CLK 146 156*c66ec88fSEmmanuel Vadot #define OCMEMCX_OCMEMNOC_CLK 147 157*c66ec88fSEmmanuel Vadot #define OXILI_OCMEMGX_CLK 148 158*c66ec88fSEmmanuel Vadot #define OXILI_GFX3D_CLK 149 159*c66ec88fSEmmanuel Vadot #define OXILI_RBBMTIMER_CLK 150 160*c66ec88fSEmmanuel Vadot #define OXILICX_AHB_CLK 151 161*c66ec88fSEmmanuel Vadot #define VENUS0_AHB_CLK 152 162*c66ec88fSEmmanuel Vadot #define VENUS0_AXI_CLK 153 163*c66ec88fSEmmanuel Vadot #define VENUS0_CORE0_VCODEC_CLK 154 164*c66ec88fSEmmanuel Vadot #define VENUS0_CORE1_VCODEC_CLK 155 165*c66ec88fSEmmanuel Vadot #define VENUS0_OCMEMNOC_CLK 156 166*c66ec88fSEmmanuel Vadot #define VENUS0_VCODEC0_CLK 157 167*c66ec88fSEmmanuel Vadot #define VPU_AHB_CLK 158 168*c66ec88fSEmmanuel Vadot #define VPU_AXI_CLK 159 169*c66ec88fSEmmanuel Vadot #define VPU_BUS_CLK 160 170*c66ec88fSEmmanuel Vadot #define VPU_CXO_CLK 161 171*c66ec88fSEmmanuel Vadot #define VPU_MAPLE_CLK 162 172*c66ec88fSEmmanuel Vadot #define VPU_SLEEP_CLK 163 173*c66ec88fSEmmanuel Vadot #define VPU_VDP_CLK 164 174*c66ec88fSEmmanuel Vadot 175*c66ec88fSEmmanuel Vadot /* GDSCs */ 176*c66ec88fSEmmanuel Vadot #define VENUS0_GDSC 0 177*c66ec88fSEmmanuel Vadot #define VENUS0_CORE0_GDSC 1 178*c66ec88fSEmmanuel Vadot #define VENUS0_CORE1_GDSC 2 179*c66ec88fSEmmanuel Vadot #define MDSS_GDSC 3 180*c66ec88fSEmmanuel Vadot #define CAMSS_JPEG_GDSC 4 181*c66ec88fSEmmanuel Vadot #define CAMSS_VFE_GDSC 5 182*c66ec88fSEmmanuel Vadot #define OXILI_GDSC 6 183*c66ec88fSEmmanuel Vadot #define OXILICX_GDSC 7 184*c66ec88fSEmmanuel Vadot 185*c66ec88fSEmmanuel Vadot #endif 186