xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,gcc-sm8450.h (revision cb7aa33ac6cd46a5434798e50363136e64f3ae98)
1*e67e8565SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*e67e8565SEmmanuel Vadot /*
3*e67e8565SEmmanuel Vadot  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*e67e8565SEmmanuel Vadot  * Copyright (c) 2021, Linaro Limited
5*e67e8565SEmmanuel Vadot  */
6*e67e8565SEmmanuel Vadot 
7*e67e8565SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM8450_H
8*e67e8565SEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_GCC_SM8450_H
9*e67e8565SEmmanuel Vadot 
10*e67e8565SEmmanuel Vadot /* GCC HW clocks */
11*e67e8565SEmmanuel Vadot #define PCIE_0_PIPE_CLK						1
12*e67e8565SEmmanuel Vadot #define PCIE_1_PHY_AUX_CLK					2
13*e67e8565SEmmanuel Vadot #define PCIE_1_PIPE_CLK						3
14*e67e8565SEmmanuel Vadot #define UFS_PHY_RX_SYMBOL_0_CLK					4
15*e67e8565SEmmanuel Vadot #define UFS_PHY_RX_SYMBOL_1_CLK					5
16*e67e8565SEmmanuel Vadot #define UFS_PHY_TX_SYMBOL_0_CLK					6
17*e67e8565SEmmanuel Vadot #define USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK			7
18*e67e8565SEmmanuel Vadot 
19*e67e8565SEmmanuel Vadot /* GCC clocks */
20*e67e8565SEmmanuel Vadot #define GCC_AGGRE_NOC_PCIE_0_AXI_CLK				8
21*e67e8565SEmmanuel Vadot #define GCC_AGGRE_NOC_PCIE_1_AXI_CLK				9
22*e67e8565SEmmanuel Vadot #define GCC_AGGRE_UFS_PHY_AXI_CLK				10
23*e67e8565SEmmanuel Vadot #define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK			11
24*e67e8565SEmmanuel Vadot #define GCC_AGGRE_USB3_PRIM_AXI_CLK				12
25*e67e8565SEmmanuel Vadot #define GCC_ANOC_PCIE_PWRCTL_CLK				13
26*e67e8565SEmmanuel Vadot #define GCC_BOOT_ROM_AHB_CLK					14
27*e67e8565SEmmanuel Vadot #define GCC_CAMERA_AHB_CLK					15
28*e67e8565SEmmanuel Vadot #define GCC_CAMERA_HF_AXI_CLK					16
29*e67e8565SEmmanuel Vadot #define GCC_CAMERA_SF_AXI_CLK					17
30*e67e8565SEmmanuel Vadot #define GCC_CAMERA_XO_CLK					18
31*e67e8565SEmmanuel Vadot #define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK				19
32*e67e8565SEmmanuel Vadot #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK				20
33*e67e8565SEmmanuel Vadot #define GCC_CPUSS_AHB_CLK					21
34*e67e8565SEmmanuel Vadot #define GCC_CPUSS_AHB_CLK_SRC					22
35*e67e8565SEmmanuel Vadot #define GCC_CPUSS_AHB_POSTDIV_CLK_SRC				23
36*e67e8565SEmmanuel Vadot #define GCC_CPUSS_CONFIG_NOC_SF_CLK				24
37*e67e8565SEmmanuel Vadot #define GCC_DDRSS_GPU_AXI_CLK					25
38*e67e8565SEmmanuel Vadot #define GCC_DDRSS_PCIE_SF_TBU_CLK				26
39*e67e8565SEmmanuel Vadot #define GCC_DISP_AHB_CLK					27
40*e67e8565SEmmanuel Vadot #define GCC_DISP_HF_AXI_CLK					28
41*e67e8565SEmmanuel Vadot #define GCC_DISP_SF_AXI_CLK					29
42*e67e8565SEmmanuel Vadot #define GCC_DISP_XO_CLK						30
43*e67e8565SEmmanuel Vadot #define GCC_EUSB3_0_CLKREF_EN					31
44*e67e8565SEmmanuel Vadot #define GCC_GP1_CLK						32
45*e67e8565SEmmanuel Vadot #define GCC_GP1_CLK_SRC						33
46*e67e8565SEmmanuel Vadot #define GCC_GP2_CLK						34
47*e67e8565SEmmanuel Vadot #define GCC_GP2_CLK_SRC						35
48*e67e8565SEmmanuel Vadot #define GCC_GP3_CLK						36
49*e67e8565SEmmanuel Vadot #define GCC_GP3_CLK_SRC						37
50*e67e8565SEmmanuel Vadot #define GCC_GPLL0						38
51*e67e8565SEmmanuel Vadot #define GCC_GPLL0_OUT_EVEN					39
52*e67e8565SEmmanuel Vadot #define GCC_GPLL4						40
53*e67e8565SEmmanuel Vadot #define GCC_GPLL9						41
54*e67e8565SEmmanuel Vadot #define GCC_GPU_CFG_AHB_CLK					42
55*e67e8565SEmmanuel Vadot #define GCC_GPU_GPLL0_CLK_SRC					43
56*e67e8565SEmmanuel Vadot #define GCC_GPU_GPLL0_DIV_CLK_SRC				44
57*e67e8565SEmmanuel Vadot #define GCC_GPU_MEMNOC_GFX_CLK					45
58*e67e8565SEmmanuel Vadot #define GCC_GPU_SNOC_DVM_GFX_CLK				46
59*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_AUX_CLK					47
60*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_AUX_CLK_SRC					48
61*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_CFG_AHB_CLK					49
62*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_CLKREF_EN					50
63*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_MSTR_AXI_CLK					51
64*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_PHY_RCHNG_CLK				52
65*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_PHY_RCHNG_CLK_SRC				53
66*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_PIPE_CLK					54
67*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_PIPE_CLK_SRC					55
68*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_SLV_AXI_CLK					56
69*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_SLV_Q2A_AXI_CLK				57
70*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_AUX_CLK					58
71*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_AUX_CLK_SRC					59
72*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_CFG_AHB_CLK					60
73*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_CLKREF_EN					61
74*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_MSTR_AXI_CLK					62
75*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PHY_AUX_CLK					63
76*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PHY_AUX_CLK_SRC				64
77*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PHY_RCHNG_CLK				65
78*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PHY_RCHNG_CLK_SRC				66
79*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PIPE_CLK					67
80*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PIPE_CLK_SRC					68
81*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_SLV_AXI_CLK					69
82*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_SLV_Q2A_AXI_CLK				70
83*e67e8565SEmmanuel Vadot #define GCC_PDM2_CLK						71
84*e67e8565SEmmanuel Vadot #define GCC_PDM2_CLK_SRC					72
85*e67e8565SEmmanuel Vadot #define GCC_PDM_AHB_CLK						73
86*e67e8565SEmmanuel Vadot #define GCC_PDM_XO4_CLK						74
87*e67e8565SEmmanuel Vadot #define GCC_QMIP_CAMERA_NRT_AHB_CLK				75
88*e67e8565SEmmanuel Vadot #define GCC_QMIP_CAMERA_RT_AHB_CLK				76
89*e67e8565SEmmanuel Vadot #define GCC_QMIP_DISP_AHB_CLK					77
90*e67e8565SEmmanuel Vadot #define GCC_QMIP_GPU_AHB_CLK					78
91*e67e8565SEmmanuel Vadot #define GCC_QMIP_PCIE_AHB_CLK					79
92*e67e8565SEmmanuel Vadot #define GCC_QMIP_VIDEO_CV_CPU_AHB_CLK				80
93*e67e8565SEmmanuel Vadot #define GCC_QMIP_VIDEO_CVP_AHB_CLK				81
94*e67e8565SEmmanuel Vadot #define GCC_QMIP_VIDEO_V_CPU_AHB_CLK				82
95*e67e8565SEmmanuel Vadot #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK				83
96*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_CORE_2X_CLK				84
97*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_CORE_CLK				85
98*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK					86
99*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK_SRC				87
100*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK					88
101*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK_SRC				89
102*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK					90
103*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK_SRC				91
104*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK					92
105*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK_SRC				93
106*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK					94
107*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK_SRC				95
108*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK					96
109*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK_SRC				97
110*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S6_CLK					98
111*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S6_CLK_SRC				99
112*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S7_CLK					100
113*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP0_S7_CLK_SRC				101
114*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_CORE_2X_CLK				102
115*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_CORE_CLK				103
116*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK					104
117*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK_SRC				105
118*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK					106
119*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK_SRC				107
120*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK					108
121*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK_SRC				109
122*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK					110
123*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK_SRC				111
124*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK					112
125*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK_SRC				113
126*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK					114
127*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK_SRC				115
128*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S6_CLK					116
129*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP1_S6_CLK_SRC				117
130*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_CORE_2X_CLK				118
131*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_CORE_CLK				119
132*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S0_CLK					120
133*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S0_CLK_SRC				121
134*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S1_CLK					122
135*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S1_CLK_SRC				123
136*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S2_CLK					124
137*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S2_CLK_SRC				125
138*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S3_CLK					126
139*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S3_CLK_SRC				127
140*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S4_CLK					128
141*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S4_CLK_SRC				129
142*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S5_CLK					130
143*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S5_CLK_SRC				131
144*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S6_CLK					132
145*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP2_S6_CLK_SRC				133
146*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP_0_M_AHB_CLK				134
147*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP_0_S_AHB_CLK				135
148*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP_1_M_AHB_CLK				136
149*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP_1_S_AHB_CLK				137
150*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP_2_M_AHB_CLK				138
151*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAP_2_S_AHB_CLK				139
152*e67e8565SEmmanuel Vadot #define GCC_SDCC2_AHB_CLK					140
153*e67e8565SEmmanuel Vadot #define GCC_SDCC2_APPS_CLK					141
154*e67e8565SEmmanuel Vadot #define GCC_SDCC2_APPS_CLK_SRC					142
155*e67e8565SEmmanuel Vadot #define GCC_SDCC2_AT_CLK					143
156*e67e8565SEmmanuel Vadot #define GCC_SDCC4_AHB_CLK					144
157*e67e8565SEmmanuel Vadot #define GCC_SDCC4_APPS_CLK					145
158*e67e8565SEmmanuel Vadot #define GCC_SDCC4_APPS_CLK_SRC					146
159*e67e8565SEmmanuel Vadot #define GCC_SDCC4_AT_CLK					147
160*e67e8565SEmmanuel Vadot #define GCC_SYS_NOC_CPUSS_AHB_CLK				148
161*e67e8565SEmmanuel Vadot #define GCC_UFS_0_CLKREF_EN					149
162*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_AHB_CLK					150
163*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK					151
164*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK_SRC					152
165*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_AXI_HW_CTL_CLK				153
166*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK				154
167*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK_SRC				155
168*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK				156
169*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK					157
170*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK_SRC				158
171*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK				159
172*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_0_CLK				160
173*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC				161
174*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_1_CLK				162
175*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC				163
176*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_TX_SYMBOL_0_CLK				164
177*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC				165
178*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK				166
179*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC				167
180*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK			168
181*e67e8565SEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK				169
182*e67e8565SEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK_SRC				170
183*e67e8565SEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK				171
184*e67e8565SEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC			172
185*e67e8565SEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC		173
186*e67e8565SEmmanuel Vadot #define GCC_USB30_PRIM_SLEEP_CLK				174
187*e67e8565SEmmanuel Vadot #define GCC_USB3_0_CLKREF_EN					175
188*e67e8565SEmmanuel Vadot #define GCC_USB3_PRIM_PHY_AUX_CLK				176
189*e67e8565SEmmanuel Vadot #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC				177
190*e67e8565SEmmanuel Vadot #define GCC_USB3_PRIM_PHY_COM_AUX_CLK				178
191*e67e8565SEmmanuel Vadot #define GCC_USB3_PRIM_PHY_PIPE_CLK				179
192*e67e8565SEmmanuel Vadot #define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC				180
193*e67e8565SEmmanuel Vadot #define GCC_VIDEO_AHB_CLK					181
194*e67e8565SEmmanuel Vadot #define GCC_VIDEO_AXI0_CLK					182
195*e67e8565SEmmanuel Vadot #define GCC_VIDEO_AXI1_CLK					183
196*e67e8565SEmmanuel Vadot #define GCC_VIDEO_XO_CLK					184
197*e67e8565SEmmanuel Vadot 
198*e67e8565SEmmanuel Vadot /* GCC resets */
199*e67e8565SEmmanuel Vadot #define GCC_CAMERA_BCR						0
200*e67e8565SEmmanuel Vadot #define GCC_DISPLAY_BCR						1
201*e67e8565SEmmanuel Vadot #define GCC_GPU_BCR						2
202*e67e8565SEmmanuel Vadot #define GCC_MMSS_BCR						3
203*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_BCR						4
204*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_LINK_DOWN_BCR				5
205*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_NOCSR_COM_PHY_BCR				6
206*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_PHY_BCR					7
207*e67e8565SEmmanuel Vadot #define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR			8
208*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_BCR						9
209*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_LINK_DOWN_BCR				10
210*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_NOCSR_COM_PHY_BCR				11
211*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PHY_BCR					12
212*e67e8565SEmmanuel Vadot #define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR			13
213*e67e8565SEmmanuel Vadot #define GCC_PCIE_PHY_BCR					14
214*e67e8565SEmmanuel Vadot #define GCC_PCIE_PHY_CFG_AHB_BCR				15
215*e67e8565SEmmanuel Vadot #define GCC_PCIE_PHY_COM_BCR					16
216*e67e8565SEmmanuel Vadot #define GCC_PDM_BCR						17
217*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAPPER_0_BCR					18
218*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAPPER_1_BCR					19
219*e67e8565SEmmanuel Vadot #define GCC_QUPV3_WRAPPER_2_BCR					20
220*e67e8565SEmmanuel Vadot #define GCC_QUSB2PHY_PRIM_BCR					21
221*e67e8565SEmmanuel Vadot #define GCC_QUSB2PHY_SEC_BCR					22
222*e67e8565SEmmanuel Vadot #define GCC_SDCC2_BCR						23
223*e67e8565SEmmanuel Vadot #define GCC_SDCC4_BCR						24
224*e67e8565SEmmanuel Vadot #define GCC_UFS_PHY_BCR						25
225*e67e8565SEmmanuel Vadot #define GCC_USB30_PRIM_BCR					26
226*e67e8565SEmmanuel Vadot #define GCC_USB3_DP_PHY_PRIM_BCR				27
227*e67e8565SEmmanuel Vadot #define GCC_USB3_DP_PHY_SEC_BCR					28
228*e67e8565SEmmanuel Vadot #define GCC_USB3_PHY_PRIM_BCR					29
229*e67e8565SEmmanuel Vadot #define GCC_USB3_PHY_SEC_BCR					30
230*e67e8565SEmmanuel Vadot #define GCC_USB3PHY_PHY_PRIM_BCR				31
231*e67e8565SEmmanuel Vadot #define GCC_USB3PHY_PHY_SEC_BCR					32
232*e67e8565SEmmanuel Vadot #define GCC_USB_PHY_CFG_AHB2PHY_BCR				33
233*e67e8565SEmmanuel Vadot #define GCC_VIDEO_AXI0_CLK_ARES					34
234*e67e8565SEmmanuel Vadot #define GCC_VIDEO_AXI1_CLK_ARES					35
235*e67e8565SEmmanuel Vadot #define GCC_VIDEO_BCR						36
236*e67e8565SEmmanuel Vadot 
237*e67e8565SEmmanuel Vadot /* GCC power domains */
238*e67e8565SEmmanuel Vadot #define PCIE_0_GDSC						0
239*e67e8565SEmmanuel Vadot #define PCIE_1_GDSC						1
240*e67e8565SEmmanuel Vadot #define UFS_PHY_GDSC						2
241*e67e8565SEmmanuel Vadot #define USB30_PRIM_GDSC						3
242*e67e8565SEmmanuel Vadot 
243*e67e8565SEmmanuel Vadot #endif
244