1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (c) 2020, The Linux Foundation. All rights reserved. 4*c66ec88fSEmmanuel Vadot */ 5*c66ec88fSEmmanuel Vadot 6*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM8250_H 7*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_GCC_SM8250_H 8*c66ec88fSEmmanuel Vadot 9*c66ec88fSEmmanuel Vadot /* GCC clocks */ 10*c66ec88fSEmmanuel Vadot #define GPLL0 0 11*c66ec88fSEmmanuel Vadot #define GPLL0_OUT_EVEN 1 12*c66ec88fSEmmanuel Vadot #define GPLL4 2 13*c66ec88fSEmmanuel Vadot #define GPLL9 3 14*c66ec88fSEmmanuel Vadot #define GCC_AGGRE_NOC_PCIE_TBU_CLK 4 15*c66ec88fSEmmanuel Vadot #define GCC_AGGRE_UFS_CARD_AXI_CLK 5 16*c66ec88fSEmmanuel Vadot #define GCC_AGGRE_UFS_PHY_AXI_CLK 6 17*c66ec88fSEmmanuel Vadot #define GCC_AGGRE_USB3_PRIM_AXI_CLK 7 18*c66ec88fSEmmanuel Vadot #define GCC_AGGRE_USB3_SEC_AXI_CLK 8 19*c66ec88fSEmmanuel Vadot #define GCC_BOOT_ROM_AHB_CLK 9 20*c66ec88fSEmmanuel Vadot #define GCC_CAMERA_AHB_CLK 10 21*c66ec88fSEmmanuel Vadot #define GCC_CAMERA_HF_AXI_CLK 11 22*c66ec88fSEmmanuel Vadot #define GCC_CAMERA_SF_AXI_CLK 12 23*c66ec88fSEmmanuel Vadot #define GCC_CAMERA_XO_CLK 13 24*c66ec88fSEmmanuel Vadot #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 14 25*c66ec88fSEmmanuel Vadot #define GCC_CFG_NOC_USB3_SEC_AXI_CLK 15 26*c66ec88fSEmmanuel Vadot #define GCC_CPUSS_AHB_CLK 16 27*c66ec88fSEmmanuel Vadot #define GCC_CPUSS_AHB_CLK_SRC 17 28*c66ec88fSEmmanuel Vadot #define GCC_CPUSS_AHB_POSTDIV_CLK_SRC 18 29*c66ec88fSEmmanuel Vadot #define GCC_CPUSS_DVM_BUS_CLK 19 30*c66ec88fSEmmanuel Vadot #define GCC_CPUSS_RBCPR_CLK 20 31*c66ec88fSEmmanuel Vadot #define GCC_DDRSS_GPU_AXI_CLK 21 32*c66ec88fSEmmanuel Vadot #define GCC_DDRSS_PCIE_SF_TBU_CLK 22 33*c66ec88fSEmmanuel Vadot #define GCC_DISP_AHB_CLK 23 34*c66ec88fSEmmanuel Vadot #define GCC_DISP_HF_AXI_CLK 24 35*c66ec88fSEmmanuel Vadot #define GCC_DISP_SF_AXI_CLK 25 36*c66ec88fSEmmanuel Vadot #define GCC_DISP_XO_CLK 26 37*c66ec88fSEmmanuel Vadot #define GCC_GP1_CLK 27 38*c66ec88fSEmmanuel Vadot #define GCC_GP1_CLK_SRC 28 39*c66ec88fSEmmanuel Vadot #define GCC_GP2_CLK 29 40*c66ec88fSEmmanuel Vadot #define GCC_GP2_CLK_SRC 30 41*c66ec88fSEmmanuel Vadot #define GCC_GP3_CLK 31 42*c66ec88fSEmmanuel Vadot #define GCC_GP3_CLK_SRC 32 43*c66ec88fSEmmanuel Vadot #define GCC_GPU_CFG_AHB_CLK 33 44*c66ec88fSEmmanuel Vadot #define GCC_GPU_GPLL0_CLK_SRC 34 45*c66ec88fSEmmanuel Vadot #define GCC_GPU_GPLL0_DIV_CLK_SRC 35 46*c66ec88fSEmmanuel Vadot #define GCC_GPU_IREF_EN 36 47*c66ec88fSEmmanuel Vadot #define GCC_GPU_MEMNOC_GFX_CLK 37 48*c66ec88fSEmmanuel Vadot #define GCC_GPU_SNOC_DVM_GFX_CLK 38 49*c66ec88fSEmmanuel Vadot #define GCC_NPU_AXI_CLK 39 50*c66ec88fSEmmanuel Vadot #define GCC_NPU_BWMON_AXI_CLK 40 51*c66ec88fSEmmanuel Vadot #define GCC_NPU_BWMON_CFG_AHB_CLK 41 52*c66ec88fSEmmanuel Vadot #define GCC_NPU_CFG_AHB_CLK 42 53*c66ec88fSEmmanuel Vadot #define GCC_NPU_DMA_CLK 43 54*c66ec88fSEmmanuel Vadot #define GCC_NPU_GPLL0_CLK_SRC 44 55*c66ec88fSEmmanuel Vadot #define GCC_NPU_GPLL0_DIV_CLK_SRC 45 56*c66ec88fSEmmanuel Vadot #define GCC_PCIE0_PHY_REFGEN_CLK 46 57*c66ec88fSEmmanuel Vadot #define GCC_PCIE1_PHY_REFGEN_CLK 47 58*c66ec88fSEmmanuel Vadot #define GCC_PCIE2_PHY_REFGEN_CLK 48 59*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_AUX_CLK 49 60*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_AUX_CLK_SRC 50 61*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_CFG_AHB_CLK 51 62*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_MSTR_AXI_CLK 52 63*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_PIPE_CLK 53 64*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_SLV_AXI_CLK 54 65*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_SLV_Q2A_AXI_CLK 55 66*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_AUX_CLK 56 67*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_AUX_CLK_SRC 57 68*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_CFG_AHB_CLK 58 69*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_MSTR_AXI_CLK 59 70*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_PIPE_CLK 60 71*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_SLV_AXI_CLK 61 72*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_SLV_Q2A_AXI_CLK 62 73*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_AUX_CLK 63 74*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_AUX_CLK_SRC 64 75*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_CFG_AHB_CLK 65 76*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_MSTR_AXI_CLK 66 77*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_PIPE_CLK 67 78*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_SLV_AXI_CLK 68 79*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_SLV_Q2A_AXI_CLK 69 80*c66ec88fSEmmanuel Vadot #define GCC_PCIE_MDM_CLKREF_EN 70 81*c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_AUX_CLK 71 82*c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_REFGEN_CLK_SRC 72 83*c66ec88fSEmmanuel Vadot #define GCC_PCIE_WIFI_CLKREF_EN 73 84*c66ec88fSEmmanuel Vadot #define GCC_PCIE_WIGIG_CLKREF_EN 74 85*c66ec88fSEmmanuel Vadot #define GCC_PDM2_CLK 75 86*c66ec88fSEmmanuel Vadot #define GCC_PDM2_CLK_SRC 76 87*c66ec88fSEmmanuel Vadot #define GCC_PDM_AHB_CLK 77 88*c66ec88fSEmmanuel Vadot #define GCC_PDM_XO4_CLK 78 89*c66ec88fSEmmanuel Vadot #define GCC_PRNG_AHB_CLK 79 90*c66ec88fSEmmanuel Vadot #define GCC_QMIP_CAMERA_NRT_AHB_CLK 80 91*c66ec88fSEmmanuel Vadot #define GCC_QMIP_CAMERA_RT_AHB_CLK 81 92*c66ec88fSEmmanuel Vadot #define GCC_QMIP_DISP_AHB_CLK 82 93*c66ec88fSEmmanuel Vadot #define GCC_QMIP_VIDEO_CVP_AHB_CLK 83 94*c66ec88fSEmmanuel Vadot #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 84 95*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_CORE_2X_CLK 85 96*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_CORE_CLK 86 97*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK 87 98*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK_SRC 88 99*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK 89 100*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK_SRC 90 101*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK 91 102*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK_SRC 92 103*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK 93 104*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK_SRC 94 105*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK 95 106*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK_SRC 96 107*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK 97 108*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK_SRC 98 109*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S6_CLK 99 110*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S6_CLK_SRC 100 111*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S7_CLK 101 112*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S7_CLK_SRC 102 113*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_CORE_2X_CLK 103 114*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_CORE_CLK 104 115*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK 105 116*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK_SRC 106 117*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK 107 118*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK_SRC 108 119*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK 109 120*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK_SRC 110 121*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK 111 122*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK_SRC 112 123*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK 113 124*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK_SRC 114 125*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK 115 126*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK_SRC 116 127*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_CORE_2X_CLK 117 128*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_CORE_CLK 118 129*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S0_CLK 119 130*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S0_CLK_SRC 120 131*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S1_CLK 121 132*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S1_CLK_SRC 122 133*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S2_CLK 123 134*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S2_CLK_SRC 124 135*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S3_CLK 125 136*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S3_CLK_SRC 126 137*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S4_CLK 127 138*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S4_CLK_SRC 128 139*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S5_CLK 129 140*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S5_CLK_SRC 130 141*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_0_M_AHB_CLK 131 142*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_0_S_AHB_CLK 132 143*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_1_M_AHB_CLK 133 144*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_1_S_AHB_CLK 134 145*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_2_M_AHB_CLK 135 146*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_2_S_AHB_CLK 136 147*c66ec88fSEmmanuel Vadot #define GCC_SDCC2_AHB_CLK 137 148*c66ec88fSEmmanuel Vadot #define GCC_SDCC2_APPS_CLK 138 149*c66ec88fSEmmanuel Vadot #define GCC_SDCC2_APPS_CLK_SRC 139 150*c66ec88fSEmmanuel Vadot #define GCC_SDCC4_AHB_CLK 140 151*c66ec88fSEmmanuel Vadot #define GCC_SDCC4_APPS_CLK 141 152*c66ec88fSEmmanuel Vadot #define GCC_SDCC4_APPS_CLK_SRC 142 153*c66ec88fSEmmanuel Vadot #define GCC_SYS_NOC_CPUSS_AHB_CLK 143 154*c66ec88fSEmmanuel Vadot #define GCC_TSIF_AHB_CLK 144 155*c66ec88fSEmmanuel Vadot #define GCC_TSIF_INACTIVITY_TIMERS_CLK 145 156*c66ec88fSEmmanuel Vadot #define GCC_TSIF_REF_CLK 146 157*c66ec88fSEmmanuel Vadot #define GCC_TSIF_REF_CLK_SRC 147 158*c66ec88fSEmmanuel Vadot #define GCC_UFS_1X_CLKREF_EN 148 159*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_AHB_CLK 149 160*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_AXI_CLK 150 161*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_AXI_CLK_SRC 151 162*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_ICE_CORE_CLK 152 163*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_ICE_CORE_CLK_SRC 153 164*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_PHY_AUX_CLK 154 165*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_PHY_AUX_CLK_SRC 155 166*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_RX_SYMBOL_0_CLK 156 167*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_RX_SYMBOL_1_CLK 157 168*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_TX_SYMBOL_0_CLK 158 169*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_UNIPRO_CORE_CLK 159 170*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC 160 171*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_AHB_CLK 161 172*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK 162 173*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK_SRC 163 174*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK 164 175*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK_SRC 165 176*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK 166 177*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK_SRC 167 178*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_0_CLK 168 179*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_1_CLK 169 180*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_TX_SYMBOL_0_CLK 170 181*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK 171 182*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 172 183*c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK 173 184*c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK_SRC 174 185*c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK 175 186*c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 176 187*c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 177 188*c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_SLEEP_CLK 178 189*c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MASTER_CLK 179 190*c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MASTER_CLK_SRC 180 191*c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MOCK_UTMI_CLK 181 192*c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MOCK_UTMI_CLK_SRC 182 193*c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC 183 194*c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_SLEEP_CLK 184 195*c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_AUX_CLK 185 196*c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 186 197*c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 187 198*c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_PIPE_CLK 188 199*c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC 189 200*c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_CLKREF_EN 190 201*c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_AUX_CLK 191 202*c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_AUX_CLK_SRC 192 203*c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_COM_AUX_CLK 193 204*c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_PIPE_CLK 194 205*c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_PIPE_CLK_SRC 195 206*c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AHB_CLK 196 207*c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AXI0_CLK 197 208*c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AXI1_CLK 198 209*c66ec88fSEmmanuel Vadot #define GCC_VIDEO_XO_CLK 199 210*c66ec88fSEmmanuel Vadot 211*c66ec88fSEmmanuel Vadot /* GCC resets */ 212*c66ec88fSEmmanuel Vadot #define GCC_GPU_BCR 0 213*c66ec88fSEmmanuel Vadot #define GCC_MMSS_BCR 1 214*c66ec88fSEmmanuel Vadot #define GCC_NPU_BWMON_BCR 2 215*c66ec88fSEmmanuel Vadot #define GCC_NPU_BCR 3 216*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_BCR 4 217*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_LINK_DOWN_BCR 5 218*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_NOCSR_COM_PHY_BCR 6 219*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_PHY_BCR 7 220*c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR 8 221*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_BCR 9 222*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_LINK_DOWN_BCR 10 223*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_NOCSR_COM_PHY_BCR 11 224*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_PHY_BCR 12 225*c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR 13 226*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_BCR 14 227*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_LINK_DOWN_BCR 15 228*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_NOCSR_COM_PHY_BCR 16 229*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_PHY_BCR 17 230*c66ec88fSEmmanuel Vadot #define GCC_PCIE_2_PHY_NOCSR_COM_PHY_BCR 18 231*c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_BCR 19 232*c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_CFG_AHB_BCR 20 233*c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_COM_BCR 21 234*c66ec88fSEmmanuel Vadot #define GCC_PDM_BCR 22 235*c66ec88fSEmmanuel Vadot #define GCC_PRNG_BCR 23 236*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAPPER_0_BCR 24 237*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAPPER_1_BCR 25 238*c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAPPER_2_BCR 26 239*c66ec88fSEmmanuel Vadot #define GCC_QUSB2PHY_PRIM_BCR 27 240*c66ec88fSEmmanuel Vadot #define GCC_QUSB2PHY_SEC_BCR 28 241*c66ec88fSEmmanuel Vadot #define GCC_SDCC2_BCR 29 242*c66ec88fSEmmanuel Vadot #define GCC_SDCC4_BCR 30 243*c66ec88fSEmmanuel Vadot #define GCC_TSIF_BCR 31 244*c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_BCR 32 245*c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_BCR 33 246*c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_BCR 34 247*c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_BCR 35 248*c66ec88fSEmmanuel Vadot #define GCC_USB3_DP_PHY_PRIM_BCR 36 249*c66ec88fSEmmanuel Vadot #define GCC_USB3_DP_PHY_SEC_BCR 37 250*c66ec88fSEmmanuel Vadot #define GCC_USB3_PHY_PRIM_BCR 38 251*c66ec88fSEmmanuel Vadot #define GCC_USB3_PHY_SEC_BCR 39 252*c66ec88fSEmmanuel Vadot #define GCC_USB3PHY_PHY_PRIM_BCR 40 253*c66ec88fSEmmanuel Vadot #define GCC_USB3PHY_PHY_SEC_BCR 41 254*c66ec88fSEmmanuel Vadot #define GCC_USB_PHY_CFG_AHB2PHY_BCR 42 255*c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AXI0_CLK_ARES 43 256*c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AXI1_CLK_ARES 44 257*c66ec88fSEmmanuel Vadot 258*c66ec88fSEmmanuel Vadot /* GCC power domains */ 259*c66ec88fSEmmanuel Vadot #define PCIE_0_GDSC 0 260*c66ec88fSEmmanuel Vadot #define PCIE_1_GDSC 1 261*c66ec88fSEmmanuel Vadot #define PCIE_2_GDSC 2 262*c66ec88fSEmmanuel Vadot #define UFS_CARD_GDSC 3 263*c66ec88fSEmmanuel Vadot #define UFS_PHY_GDSC 4 264*c66ec88fSEmmanuel Vadot #define USB30_PRIM_GDSC 5 265*c66ec88fSEmmanuel Vadot #define USB30_SEC_GDSC 6 266*c66ec88fSEmmanuel Vadot #define HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC 7 267*c66ec88fSEmmanuel Vadot #define HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC 8 268*c66ec88fSEmmanuel Vadot #define HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC 9 269*c66ec88fSEmmanuel Vadot #define HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC 10 270*c66ec88fSEmmanuel Vadot 271*c66ec88fSEmmanuel Vadot #endif 272