xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,gcc-sm8150.h (revision c9ccf3a32da427475985b85d7df023ccfb138c27)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright (c) 2019, The Linux Foundation. All rights reserved.
4c66ec88fSEmmanuel Vadot  */
5c66ec88fSEmmanuel Vadot 
6c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM8150_H
7c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_GCC_SM8150_H
8c66ec88fSEmmanuel Vadot 
9c66ec88fSEmmanuel Vadot /* GCC clocks */
10c66ec88fSEmmanuel Vadot #define GCC_AGGRE_NOC_PCIE_TBU_CLK				0
11c66ec88fSEmmanuel Vadot #define GCC_AGGRE_UFS_CARD_AXI_CLK				1
12c66ec88fSEmmanuel Vadot #define GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK			2
13c66ec88fSEmmanuel Vadot #define GCC_AGGRE_UFS_PHY_AXI_CLK				3
14c66ec88fSEmmanuel Vadot #define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK			4
15c66ec88fSEmmanuel Vadot #define GCC_AGGRE_USB3_PRIM_AXI_CLK				5
16c66ec88fSEmmanuel Vadot #define GCC_AGGRE_USB3_SEC_AXI_CLK				6
17c66ec88fSEmmanuel Vadot #define GCC_BOOT_ROM_AHB_CLK					7
18c66ec88fSEmmanuel Vadot #define GCC_CAMERA_AHB_CLK					8
19c66ec88fSEmmanuel Vadot #define GCC_CAMERA_HF_AXI_CLK					9
20c66ec88fSEmmanuel Vadot #define GCC_CAMERA_SF_AXI_CLK					10
21c66ec88fSEmmanuel Vadot #define GCC_CAMERA_XO_CLK					11
22c66ec88fSEmmanuel Vadot #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK				12
23c66ec88fSEmmanuel Vadot #define GCC_CFG_NOC_USB3_SEC_AXI_CLK				13
24c66ec88fSEmmanuel Vadot #define GCC_CPUSS_AHB_CLK					14
25c66ec88fSEmmanuel Vadot #define GCC_CPUSS_AHB_CLK_SRC					15
26c66ec88fSEmmanuel Vadot #define GCC_CPUSS_DVM_BUS_CLK					16
27c66ec88fSEmmanuel Vadot #define GCC_CPUSS_GNOC_CLK					17
28c66ec88fSEmmanuel Vadot #define GCC_CPUSS_RBCPR_CLK					18
29c66ec88fSEmmanuel Vadot #define GCC_DDRSS_GPU_AXI_CLK					19
30c66ec88fSEmmanuel Vadot #define GCC_DISP_AHB_CLK					20
31c66ec88fSEmmanuel Vadot #define GCC_DISP_HF_AXI_CLK					21
32c66ec88fSEmmanuel Vadot #define GCC_DISP_SF_AXI_CLK					22
33c66ec88fSEmmanuel Vadot #define GCC_DISP_XO_CLK						23
34c66ec88fSEmmanuel Vadot #define GCC_EMAC_AXI_CLK					24
35c66ec88fSEmmanuel Vadot #define GCC_EMAC_PTP_CLK					25
36c66ec88fSEmmanuel Vadot #define GCC_EMAC_PTP_CLK_SRC					26
37c66ec88fSEmmanuel Vadot #define GCC_EMAC_RGMII_CLK					27
38c66ec88fSEmmanuel Vadot #define GCC_EMAC_RGMII_CLK_SRC					28
39c66ec88fSEmmanuel Vadot #define GCC_EMAC_SLV_AHB_CLK					29
40c66ec88fSEmmanuel Vadot #define GCC_GP1_CLK						30
41c66ec88fSEmmanuel Vadot #define GCC_GP1_CLK_SRC						31
42c66ec88fSEmmanuel Vadot #define GCC_GP2_CLK						32
43c66ec88fSEmmanuel Vadot #define GCC_GP2_CLK_SRC						33
44c66ec88fSEmmanuel Vadot #define GCC_GP3_CLK						34
45c66ec88fSEmmanuel Vadot #define GCC_GP3_CLK_SRC						35
46c66ec88fSEmmanuel Vadot #define GCC_GPU_CFG_AHB_CLK					36
47c66ec88fSEmmanuel Vadot #define GCC_GPU_GPLL0_CLK_SRC					37
48c66ec88fSEmmanuel Vadot #define GCC_GPU_GPLL0_DIV_CLK_SRC				38
49c66ec88fSEmmanuel Vadot #define GCC_GPU_IREF_CLK					39
50c66ec88fSEmmanuel Vadot #define GCC_GPU_MEMNOC_GFX_CLK					40
51c66ec88fSEmmanuel Vadot #define GCC_GPU_SNOC_DVM_GFX_CLK				41
52c66ec88fSEmmanuel Vadot #define GCC_NPU_AT_CLK						42
53c66ec88fSEmmanuel Vadot #define GCC_NPU_AXI_CLK						43
54c66ec88fSEmmanuel Vadot #define GCC_NPU_CFG_AHB_CLK					44
55c66ec88fSEmmanuel Vadot #define GCC_NPU_GPLL0_CLK_SRC					45
56c66ec88fSEmmanuel Vadot #define GCC_NPU_GPLL0_DIV_CLK_SRC				46
57c66ec88fSEmmanuel Vadot #define GCC_NPU_TRIG_CLK					47
58c66ec88fSEmmanuel Vadot #define GCC_PCIE0_PHY_REFGEN_CLK				48
59c66ec88fSEmmanuel Vadot #define GCC_PCIE1_PHY_REFGEN_CLK				49
60c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_AUX_CLK					50
61c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_AUX_CLK_SRC					51
62c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_CFG_AHB_CLK					52
63c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_CLKREF_CLK					53
64c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_MSTR_AXI_CLK					54
65c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_PIPE_CLK					55
66c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_SLV_AXI_CLK					56
67c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_SLV_Q2A_AXI_CLK				57
68c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_AUX_CLK					58
69c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_AUX_CLK_SRC					59
70c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_CFG_AHB_CLK					60
71c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_CLKREF_CLK					61
72c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_MSTR_AXI_CLK					62
73c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_PIPE_CLK					63
74c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_SLV_AXI_CLK					64
75c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_SLV_Q2A_AXI_CLK				65
76c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_AUX_CLK					66
77c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_REFGEN_CLK_SRC				67
78c66ec88fSEmmanuel Vadot #define GCC_PDM2_CLK						68
79c66ec88fSEmmanuel Vadot #define GCC_PDM2_CLK_SRC					69
80c66ec88fSEmmanuel Vadot #define GCC_PDM_AHB_CLK						70
81c66ec88fSEmmanuel Vadot #define GCC_PDM_XO4_CLK						71
82c66ec88fSEmmanuel Vadot #define GCC_PRNG_AHB_CLK					72
83c66ec88fSEmmanuel Vadot #define GCC_QMIP_CAMERA_NRT_AHB_CLK				73
84c66ec88fSEmmanuel Vadot #define GCC_QMIP_CAMERA_RT_AHB_CLK				74
85c66ec88fSEmmanuel Vadot #define GCC_QMIP_DISP_AHB_CLK					75
86c66ec88fSEmmanuel Vadot #define GCC_QMIP_VIDEO_CVP_AHB_CLK				76
87c66ec88fSEmmanuel Vadot #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK				77
88c66ec88fSEmmanuel Vadot #define GCC_QSPI_CNOC_PERIPH_AHB_CLK				78
89c66ec88fSEmmanuel Vadot #define GCC_QSPI_CORE_CLK					79
90c66ec88fSEmmanuel Vadot #define GCC_QSPI_CORE_CLK_SRC					80
91c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK					81
92c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK_SRC				82
93c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK					83
94c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK_SRC				84
95c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK					85
96c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK_SRC				86
97c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK					87
98c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK_SRC				88
99c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK					89
100c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK_SRC				90
101c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK					91
102c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK_SRC				92
103c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S6_CLK					93
104c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S6_CLK_SRC				94
105c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S7_CLK					95
106c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S7_CLK_SRC				96
107c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK					97
108c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK_SRC				98
109c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK					99
110c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK_SRC				100
111c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK					101
112c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK_SRC				102
113c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK					103
114c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK_SRC				104
115c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK					105
116c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK_SRC				106
117c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK					107
118c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK_SRC				108
119c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S0_CLK					109
120c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S0_CLK_SRC				110
121c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S1_CLK					111
122c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S1_CLK_SRC				112
123c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S2_CLK					113
124c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S2_CLK_SRC				114
125c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S3_CLK					115
126c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S3_CLK_SRC				116
127c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S4_CLK					117
128c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S4_CLK_SRC				118
129c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S5_CLK					119
130c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP2_S5_CLK_SRC				120
131c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_0_M_AHB_CLK				121
132c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_0_S_AHB_CLK				122
133c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_1_M_AHB_CLK				123
134c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_1_S_AHB_CLK				124
135c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_2_M_AHB_CLK				125
136c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAP_2_S_AHB_CLK				126
137c66ec88fSEmmanuel Vadot #define GCC_SDCC2_AHB_CLK					127
138c66ec88fSEmmanuel Vadot #define GCC_SDCC2_APPS_CLK					128
139c66ec88fSEmmanuel Vadot #define GCC_SDCC2_APPS_CLK_SRC					129
140c66ec88fSEmmanuel Vadot #define GCC_SDCC4_AHB_CLK					130
141c66ec88fSEmmanuel Vadot #define GCC_SDCC4_APPS_CLK					131
142c66ec88fSEmmanuel Vadot #define GCC_SDCC4_APPS_CLK_SRC					132
143c66ec88fSEmmanuel Vadot #define GCC_SYS_NOC_CPUSS_AHB_CLK				133
144c66ec88fSEmmanuel Vadot #define GCC_TSIF_AHB_CLK					134
145c66ec88fSEmmanuel Vadot #define GCC_TSIF_INACTIVITY_TIMERS_CLK				135
146c66ec88fSEmmanuel Vadot #define GCC_TSIF_REF_CLK					136
147c66ec88fSEmmanuel Vadot #define GCC_TSIF_REF_CLK_SRC					137
148c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_AHB_CLK					138
149c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_AXI_CLK					139
150c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_AXI_CLK_SRC				140
151c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_AXI_HW_CTL_CLK				141
152c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_CLKREF_CLK					142
153c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_ICE_CORE_CLK				143
154c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_ICE_CORE_CLK_SRC				144
155c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK			145
156c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_PHY_AUX_CLK				146
157c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_PHY_AUX_CLK_SRC				147
158c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK				148
159c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_RX_SYMBOL_0_CLK				149
160c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_RX_SYMBOL_1_CLK				150
161c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_TX_SYMBOL_0_CLK				151
162c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_UNIPRO_CORE_CLK				152
163c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC			153
164c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK			154
165c66ec88fSEmmanuel Vadot #define GCC_UFS_MEM_CLKREF_CLK					155
166c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_AHB_CLK					156
167c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK					157
168c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK_SRC					158
169c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_AXI_HW_CTL_CLK				159
170c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK				160
171c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK_SRC				161
172c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK				162
173c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK					163
174c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK_SRC				164
175c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK				165
176c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_0_CLK				166
177c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_1_CLK				167
178c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_TX_SYMBOL_0_CLK				168
179c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK				169
180c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC				170
181c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK			171
182c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK				172
183c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK_SRC				173
184c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK				174
185c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC			175
186c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_SLEEP_CLK				176
187c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MASTER_CLK				177
188c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MASTER_CLK_SRC				178
189c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MOCK_UTMI_CLK				179
190c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_MOCK_UTMI_CLK_SRC				180
191c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_SLEEP_CLK					181
192c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_CLKREF_CLK				182
193c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_AUX_CLK				183
194c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC				184
195c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_COM_AUX_CLK				185
196c66ec88fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_PIPE_CLK				186
197c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_CLKREF_CLK					187
198c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_AUX_CLK				188
199c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_AUX_CLK_SRC				189
200c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_COM_AUX_CLK				190
201c66ec88fSEmmanuel Vadot #define GCC_USB3_SEC_PHY_PIPE_CLK				191
202c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AHB_CLK					192
203c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AXI0_CLK					193
204c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AXI1_CLK					194
205c66ec88fSEmmanuel Vadot #define GCC_VIDEO_AXIC_CLK					195
206c66ec88fSEmmanuel Vadot #define GCC_VIDEO_XO_CLK					196
207c66ec88fSEmmanuel Vadot #define GPLL0							197
208c66ec88fSEmmanuel Vadot #define GPLL0_OUT_EVEN						198
209c66ec88fSEmmanuel Vadot #define GPLL7							199
210c66ec88fSEmmanuel Vadot #define GPLL9							200
211c66ec88fSEmmanuel Vadot 
212c66ec88fSEmmanuel Vadot /* Reset clocks */
213c66ec88fSEmmanuel Vadot #define GCC_EMAC_BCR						0
214c66ec88fSEmmanuel Vadot #define GCC_GPU_BCR						1
215c66ec88fSEmmanuel Vadot #define GCC_MMSS_BCR						2
216c66ec88fSEmmanuel Vadot #define GCC_NPU_BCR						3
217c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_BCR						4
218c66ec88fSEmmanuel Vadot #define GCC_PCIE_0_PHY_BCR					5
219c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_BCR						6
220c66ec88fSEmmanuel Vadot #define GCC_PCIE_1_PHY_BCR					7
221c66ec88fSEmmanuel Vadot #define GCC_PCIE_PHY_BCR					8
222c66ec88fSEmmanuel Vadot #define GCC_PDM_BCR						9
223c66ec88fSEmmanuel Vadot #define GCC_PRNG_BCR						10
224c66ec88fSEmmanuel Vadot #define GCC_QSPI_BCR						11
225c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAPPER_0_BCR					12
226c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAPPER_1_BCR					13
227c66ec88fSEmmanuel Vadot #define GCC_QUPV3_WRAPPER_2_BCR					14
228c66ec88fSEmmanuel Vadot #define GCC_QUSB2PHY_PRIM_BCR					15
229c66ec88fSEmmanuel Vadot #define GCC_QUSB2PHY_SEC_BCR					16
230c66ec88fSEmmanuel Vadot #define GCC_USB3_PHY_PRIM_BCR					17
231c66ec88fSEmmanuel Vadot #define GCC_USB3_DP_PHY_PRIM_BCR				18
232c66ec88fSEmmanuel Vadot #define GCC_USB3_PHY_SEC_BCR					19
233c66ec88fSEmmanuel Vadot #define GCC_USB3PHY_PHY_SEC_BCR					20
234c66ec88fSEmmanuel Vadot #define GCC_SDCC2_BCR						21
235c66ec88fSEmmanuel Vadot #define GCC_SDCC4_BCR						22
236c66ec88fSEmmanuel Vadot #define GCC_TSIF_BCR						23
237c66ec88fSEmmanuel Vadot #define GCC_UFS_CARD_BCR					24
238c66ec88fSEmmanuel Vadot #define GCC_UFS_PHY_BCR						25
239c66ec88fSEmmanuel Vadot #define GCC_USB30_PRIM_BCR					26
240c66ec88fSEmmanuel Vadot #define GCC_USB30_SEC_BCR					27
241c66ec88fSEmmanuel Vadot #define GCC_USB_PHY_CFG_AHB2PHY_BCR				28
242c66ec88fSEmmanuel Vadot 
243c66ec88fSEmmanuel Vadot /* GCC GDSCRs */
244*c9ccf3a3SEmmanuel Vadot #define PCIE_0_GDSC						0
245*c9ccf3a3SEmmanuel Vadot #define PCIE_1_GDSC						1
246*c9ccf3a3SEmmanuel Vadot #define UFS_CARD_GDSC						2
247*c9ccf3a3SEmmanuel Vadot #define UFS_PHY_GDSC						3
248c66ec88fSEmmanuel Vadot #define USB30_PRIM_GDSC                     4
249c66ec88fSEmmanuel Vadot #define USB30_SEC_GDSC						5
250*c9ccf3a3SEmmanuel Vadot #define EMAC_GDSC						6
251c66ec88fSEmmanuel Vadot 
252c66ec88fSEmmanuel Vadot #endif
253