1*5956d97fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*5956d97fSEmmanuel Vadot /* 3*5956d97fSEmmanuel Vadot * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org> 4*5956d97fSEmmanuel Vadot */ 5*5956d97fSEmmanuel Vadot 6*5956d97fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM6125_H 7*5956d97fSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_GCC_SM6125_H 8*5956d97fSEmmanuel Vadot 9*5956d97fSEmmanuel Vadot #define GPLL0_OUT_AUX2 0 10*5956d97fSEmmanuel Vadot #define GPLL0_OUT_MAIN 1 11*5956d97fSEmmanuel Vadot #define GPLL6_OUT_MAIN 2 12*5956d97fSEmmanuel Vadot #define GPLL7_OUT_MAIN 3 13*5956d97fSEmmanuel Vadot #define GPLL8_OUT_MAIN 4 14*5956d97fSEmmanuel Vadot #define GPLL9_OUT_MAIN 5 15*5956d97fSEmmanuel Vadot #define GPLL0_OUT_EARLY 6 16*5956d97fSEmmanuel Vadot #define GPLL3_OUT_EARLY 7 17*5956d97fSEmmanuel Vadot #define GPLL4_OUT_MAIN 8 18*5956d97fSEmmanuel Vadot #define GPLL5_OUT_MAIN 9 19*5956d97fSEmmanuel Vadot #define GPLL6_OUT_EARLY 10 20*5956d97fSEmmanuel Vadot #define GPLL7_OUT_EARLY 11 21*5956d97fSEmmanuel Vadot #define GPLL8_OUT_EARLY 12 22*5956d97fSEmmanuel Vadot #define GPLL9_OUT_EARLY 13 23*5956d97fSEmmanuel Vadot #define GCC_AHB2PHY_CSI_CLK 14 24*5956d97fSEmmanuel Vadot #define GCC_AHB2PHY_USB_CLK 15 25*5956d97fSEmmanuel Vadot #define GCC_APC_VS_CLK 16 26*5956d97fSEmmanuel Vadot #define GCC_BOOT_ROM_AHB_CLK 17 27*5956d97fSEmmanuel Vadot #define GCC_CAMERA_AHB_CLK 18 28*5956d97fSEmmanuel Vadot #define GCC_CAMERA_XO_CLK 19 29*5956d97fSEmmanuel Vadot #define GCC_CAMSS_AHB_CLK_SRC 20 30*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CCI_AHB_CLK 21 31*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CCI_CLK 22 32*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CCI_CLK_SRC 23 33*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPHY_CSID0_CLK 24 34*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPHY_CSID1_CLK 25 35*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPHY_CSID2_CLK 26 36*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPHY_CSID3_CLK 27 37*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPP_AHB_CLK 28 38*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPP_AXI_CLK 29 39*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPP_CLK 30 40*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPP_CLK_SRC 31 41*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CPP_VBIF_AHB_CLK 32 42*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI0_AHB_CLK 33 43*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI0_CLK 34 44*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI0_CLK_SRC 35 45*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI0PHYTIMER_CLK 36 46*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI0PHYTIMER_CLK_SRC 37 47*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI0PIX_CLK 38 48*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI0RDI_CLK 39 49*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI1_AHB_CLK 40 50*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI1_CLK 41 51*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI1_CLK_SRC 42 52*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI1PHYTIMER_CLK 43 53*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI1PHYTIMER_CLK_SRC 44 54*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI1PIX_CLK 45 55*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI1RDI_CLK 46 56*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI2_AHB_CLK 47 57*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI2_CLK 48 58*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI2_CLK_SRC 49 59*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI2PHYTIMER_CLK 50 60*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI2PHYTIMER_CLK_SRC 51 61*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI2PIX_CLK 52 62*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI2RDI_CLK 53 63*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI3_AHB_CLK 54 64*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI3_CLK 55 65*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI3_CLK_SRC 56 66*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI3PIX_CLK 57 67*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI3RDI_CLK 58 68*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI_VFE0_CLK 59 69*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSI_VFE1_CLK 60 70*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSIPHY0_CLK 61 71*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSIPHY1_CLK 62 72*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSIPHY2_CLK 63 73*5956d97fSEmmanuel Vadot #define GCC_CAMSS_CSIPHY_CLK_SRC 64 74*5956d97fSEmmanuel Vadot #define GCC_CAMSS_GP0_CLK 65 75*5956d97fSEmmanuel Vadot #define GCC_CAMSS_GP0_CLK_SRC 66 76*5956d97fSEmmanuel Vadot #define GCC_CAMSS_GP1_CLK 67 77*5956d97fSEmmanuel Vadot #define GCC_CAMSS_GP1_CLK_SRC 68 78*5956d97fSEmmanuel Vadot #define GCC_CAMSS_ISPIF_AHB_CLK 69 79*5956d97fSEmmanuel Vadot #define GCC_CAMSS_JPEG_AHB_CLK 70 80*5956d97fSEmmanuel Vadot #define GCC_CAMSS_JPEG_AXI_CLK 71 81*5956d97fSEmmanuel Vadot #define GCC_CAMSS_JPEG_CLK 72 82*5956d97fSEmmanuel Vadot #define GCC_CAMSS_JPEG_CLK_SRC 73 83*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK0_CLK 74 84*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK0_CLK_SRC 75 85*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK1_CLK 76 86*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK1_CLK_SRC 77 87*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK2_CLK 78 88*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK2_CLK_SRC 79 89*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK3_CLK 80 90*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MCLK3_CLK_SRC 81 91*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MICRO_AHB_CLK 82 92*5956d97fSEmmanuel Vadot #define GCC_CAMSS_THROTTLE_NRT_AXI_CLK 83 93*5956d97fSEmmanuel Vadot #define GCC_CAMSS_THROTTLE_RT_AXI_CLK 84 94*5956d97fSEmmanuel Vadot #define GCC_CAMSS_TOP_AHB_CLK 85 95*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE0_AHB_CLK 86 96*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE0_CLK 87 97*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE0_CLK_SRC 88 98*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE0_STREAM_CLK 89 99*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE1_AHB_CLK 90 100*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE1_CLK 91 101*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE1_CLK_SRC 92 102*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE1_STREAM_CLK 93 103*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE_TSCTR_CLK 94 104*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE_VBIF_AHB_CLK 95 105*5956d97fSEmmanuel Vadot #define GCC_CAMSS_VFE_VBIF_AXI_CLK 96 106*5956d97fSEmmanuel Vadot #define GCC_CE1_AHB_CLK 97 107*5956d97fSEmmanuel Vadot #define GCC_CE1_AXI_CLK 98 108*5956d97fSEmmanuel Vadot #define GCC_CE1_CLK 99 109*5956d97fSEmmanuel Vadot #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 100 110*5956d97fSEmmanuel Vadot #define GCC_CPUSS_GNOC_CLK 101 111*5956d97fSEmmanuel Vadot #define GCC_DISP_AHB_CLK 102 112*5956d97fSEmmanuel Vadot #define GCC_DISP_GPLL0_DIV_CLK_SRC 103 113*5956d97fSEmmanuel Vadot #define GCC_DISP_HF_AXI_CLK 104 114*5956d97fSEmmanuel Vadot #define GCC_DISP_THROTTLE_CORE_CLK 105 115*5956d97fSEmmanuel Vadot #define GCC_DISP_XO_CLK 106 116*5956d97fSEmmanuel Vadot #define GCC_GP1_CLK 107 117*5956d97fSEmmanuel Vadot #define GCC_GP1_CLK_SRC 108 118*5956d97fSEmmanuel Vadot #define GCC_GP2_CLK 109 119*5956d97fSEmmanuel Vadot #define GCC_GP2_CLK_SRC 110 120*5956d97fSEmmanuel Vadot #define GCC_GP3_CLK 111 121*5956d97fSEmmanuel Vadot #define GCC_GP3_CLK_SRC 112 122*5956d97fSEmmanuel Vadot #define GCC_GPU_CFG_AHB_CLK 113 123*5956d97fSEmmanuel Vadot #define GCC_GPU_GPLL0_CLK_SRC 114 124*5956d97fSEmmanuel Vadot #define GCC_GPU_GPLL0_DIV_CLK_SRC 115 125*5956d97fSEmmanuel Vadot #define GCC_GPU_MEMNOC_GFX_CLK 116 126*5956d97fSEmmanuel Vadot #define GCC_GPU_SNOC_DVM_GFX_CLK 117 127*5956d97fSEmmanuel Vadot #define GCC_GPU_THROTTLE_CORE_CLK 118 128*5956d97fSEmmanuel Vadot #define GCC_GPU_THROTTLE_XO_CLK 119 129*5956d97fSEmmanuel Vadot #define GCC_MSS_VS_CLK 120 130*5956d97fSEmmanuel Vadot #define GCC_PDM2_CLK 121 131*5956d97fSEmmanuel Vadot #define GCC_PDM2_CLK_SRC 122 132*5956d97fSEmmanuel Vadot #define GCC_PDM_AHB_CLK 123 133*5956d97fSEmmanuel Vadot #define GCC_PDM_XO4_CLK 124 134*5956d97fSEmmanuel Vadot #define GCC_PRNG_AHB_CLK 125 135*5956d97fSEmmanuel Vadot #define GCC_QMIP_CAMERA_NRT_AHB_CLK 126 136*5956d97fSEmmanuel Vadot #define GCC_QMIP_CAMERA_RT_AHB_CLK 127 137*5956d97fSEmmanuel Vadot #define GCC_QMIP_DISP_AHB_CLK 128 138*5956d97fSEmmanuel Vadot #define GCC_QMIP_GPU_CFG_AHB_CLK 129 139*5956d97fSEmmanuel Vadot #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 130 140*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_CORE_2X_CLK 131 141*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_CORE_CLK 132 142*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK 133 143*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S0_CLK_SRC 134 144*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK 135 145*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S1_CLK_SRC 136 146*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK 137 147*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S2_CLK_SRC 138 148*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK 139 149*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S3_CLK_SRC 140 150*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK 141 151*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S4_CLK_SRC 142 152*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK 143 153*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP0_S5_CLK_SRC 144 154*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_CORE_2X_CLK 145 155*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_CORE_CLK 146 156*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK 147 157*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S0_CLK_SRC 148 158*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK 149 159*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S1_CLK_SRC 150 160*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK 151 161*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S2_CLK_SRC 152 162*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK 153 163*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S3_CLK_SRC 154 164*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK 155 165*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S4_CLK_SRC 156 166*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK 157 167*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP1_S5_CLK_SRC 158 168*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP_0_M_AHB_CLK 159 169*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP_0_S_AHB_CLK 160 170*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP_1_M_AHB_CLK 161 171*5956d97fSEmmanuel Vadot #define GCC_QUPV3_WRAP_1_S_AHB_CLK 162 172*5956d97fSEmmanuel Vadot #define GCC_SDCC1_AHB_CLK 163 173*5956d97fSEmmanuel Vadot #define GCC_SDCC1_APPS_CLK 164 174*5956d97fSEmmanuel Vadot #define GCC_SDCC1_APPS_CLK_SRC 165 175*5956d97fSEmmanuel Vadot #define GCC_SDCC1_ICE_CORE_CLK 166 176*5956d97fSEmmanuel Vadot #define GCC_SDCC1_ICE_CORE_CLK_SRC 167 177*5956d97fSEmmanuel Vadot #define GCC_SDCC2_AHB_CLK 168 178*5956d97fSEmmanuel Vadot #define GCC_SDCC2_APPS_CLK 169 179*5956d97fSEmmanuel Vadot #define GCC_SDCC2_APPS_CLK_SRC 170 180*5956d97fSEmmanuel Vadot #define GCC_SYS_NOC_CPUSS_AHB_CLK 171 181*5956d97fSEmmanuel Vadot #define GCC_SYS_NOC_UFS_PHY_AXI_CLK 172 182*5956d97fSEmmanuel Vadot #define GCC_SYS_NOC_USB3_PRIM_AXI_CLK 173 183*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_AHB_CLK 174 184*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK 175 185*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_AXI_CLK_SRC 176 186*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK 177 187*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_ICE_CORE_CLK_SRC 178 188*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK 179 189*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_PHY_AUX_CLK_SRC 180 190*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_RX_SYMBOL_0_CLK 181 191*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_TX_SYMBOL_0_CLK 182 192*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK 183 193*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 184 194*5956d97fSEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK 185 195*5956d97fSEmmanuel Vadot #define GCC_USB30_PRIM_MASTER_CLK_SRC 186 196*5956d97fSEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK 187 197*5956d97fSEmmanuel Vadot #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 188 198*5956d97fSEmmanuel Vadot #define GCC_USB30_PRIM_SLEEP_CLK 189 199*5956d97fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 190 200*5956d97fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 191 201*5956d97fSEmmanuel Vadot #define GCC_USB3_PRIM_PHY_PIPE_CLK 192 202*5956d97fSEmmanuel Vadot #define GCC_VDDA_VS_CLK 193 203*5956d97fSEmmanuel Vadot #define GCC_VDDCX_VS_CLK 194 204*5956d97fSEmmanuel Vadot #define GCC_VDDMX_VS_CLK 195 205*5956d97fSEmmanuel Vadot #define GCC_VIDEO_AHB_CLK 196 206*5956d97fSEmmanuel Vadot #define GCC_VIDEO_AXI0_CLK 197 207*5956d97fSEmmanuel Vadot #define GCC_VIDEO_THROTTLE_CORE_CLK 198 208*5956d97fSEmmanuel Vadot #define GCC_VIDEO_XO_CLK 199 209*5956d97fSEmmanuel Vadot #define GCC_VS_CTRL_AHB_CLK 200 210*5956d97fSEmmanuel Vadot #define GCC_VS_CTRL_CLK 201 211*5956d97fSEmmanuel Vadot #define GCC_VS_CTRL_CLK_SRC 202 212*5956d97fSEmmanuel Vadot #define GCC_VSENSOR_CLK_SRC 203 213*5956d97fSEmmanuel Vadot #define GCC_WCSS_VS_CLK 204 214*5956d97fSEmmanuel Vadot #define GCC_USB3_PRIM_CLKREF_CLK 205 215*5956d97fSEmmanuel Vadot #define GCC_SYS_NOC_COMPUTE_SF_AXI_CLK 206 216*5956d97fSEmmanuel Vadot #define GCC_BIMC_GPU_AXI_CLK 207 217*5956d97fSEmmanuel Vadot #define GCC_UFS_MEM_CLKREF_CLK 208 218*5956d97fSEmmanuel Vadot 219*5956d97fSEmmanuel Vadot /* GDSCs */ 220*5956d97fSEmmanuel Vadot #define USB30_PRIM_GDSC 0 221*5956d97fSEmmanuel Vadot #define UFS_PHY_GDSC 1 222*5956d97fSEmmanuel Vadot #define CAMSS_VFE0_GDSC 2 223*5956d97fSEmmanuel Vadot #define CAMSS_VFE1_GDSC 3 224*5956d97fSEmmanuel Vadot #define CAMSS_TOP_GDSC 4 225*5956d97fSEmmanuel Vadot #define CAM_CPP_GDSC 5 226*5956d97fSEmmanuel Vadot #define HLOS1_VOTE_TURING_MMU_TBU1_GDSC 6 227*5956d97fSEmmanuel Vadot #define HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC 7 228*5956d97fSEmmanuel Vadot #define HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC 8 229*5956d97fSEmmanuel Vadot #define HLOS1_VOTE_TURING_MMU_TBU0_GDSC 9 230*5956d97fSEmmanuel Vadot 231*5956d97fSEmmanuel Vadot #define GCC_QUSB2PHY_PRIM_BCR 0 232*5956d97fSEmmanuel Vadot #define GCC_QUSB2PHY_SEC_BCR 1 233*5956d97fSEmmanuel Vadot #define GCC_UFS_PHY_BCR 2 234*5956d97fSEmmanuel Vadot #define GCC_USB30_PRIM_BCR 3 235*5956d97fSEmmanuel Vadot #define GCC_USB_PHY_CFG_AHB2PHY_BCR 4 236*5956d97fSEmmanuel Vadot #define GCC_USB3_PHY_PRIM_SP0_BCR 5 237*5956d97fSEmmanuel Vadot #define GCC_USB3PHY_PHY_PRIM_SP0_BCR 6 238*5956d97fSEmmanuel Vadot #define GCC_CAMSS_MICRO_BCR 7 239*5956d97fSEmmanuel Vadot 240*5956d97fSEmmanuel Vadot #endif 241