1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2c66ec88fSEmmanuel Vadot /* 3c66ec88fSEmmanuel Vadot * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved. 4c66ec88fSEmmanuel Vadot */ 5c66ec88fSEmmanuel Vadot 6c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_IPQ_GCC_8074_H 7c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLOCK_IPQ_GCC_8074_H 8c66ec88fSEmmanuel Vadot 9c66ec88fSEmmanuel Vadot #define GPLL0 0 10c66ec88fSEmmanuel Vadot #define GPLL0_MAIN 1 11c66ec88fSEmmanuel Vadot #define GCC_SLEEP_CLK_SRC 2 12c66ec88fSEmmanuel Vadot #define BLSP1_QUP1_I2C_APPS_CLK_SRC 3 13c66ec88fSEmmanuel Vadot #define BLSP1_QUP1_SPI_APPS_CLK_SRC 4 14c66ec88fSEmmanuel Vadot #define BLSP1_QUP2_I2C_APPS_CLK_SRC 5 15c66ec88fSEmmanuel Vadot #define BLSP1_QUP2_SPI_APPS_CLK_SRC 6 16c66ec88fSEmmanuel Vadot #define BLSP1_QUP3_I2C_APPS_CLK_SRC 7 17c66ec88fSEmmanuel Vadot #define BLSP1_QUP3_SPI_APPS_CLK_SRC 8 18c66ec88fSEmmanuel Vadot #define BLSP1_QUP4_I2C_APPS_CLK_SRC 9 19c66ec88fSEmmanuel Vadot #define BLSP1_QUP4_SPI_APPS_CLK_SRC 10 20c66ec88fSEmmanuel Vadot #define BLSP1_QUP5_I2C_APPS_CLK_SRC 11 21c66ec88fSEmmanuel Vadot #define BLSP1_QUP5_SPI_APPS_CLK_SRC 12 22c66ec88fSEmmanuel Vadot #define BLSP1_QUP6_I2C_APPS_CLK_SRC 13 23c66ec88fSEmmanuel Vadot #define BLSP1_QUP6_SPI_APPS_CLK_SRC 14 24c66ec88fSEmmanuel Vadot #define BLSP1_UART1_APPS_CLK_SRC 15 25c66ec88fSEmmanuel Vadot #define BLSP1_UART2_APPS_CLK_SRC 16 26c66ec88fSEmmanuel Vadot #define BLSP1_UART3_APPS_CLK_SRC 17 27c66ec88fSEmmanuel Vadot #define BLSP1_UART4_APPS_CLK_SRC 18 28c66ec88fSEmmanuel Vadot #define BLSP1_UART5_APPS_CLK_SRC 19 29c66ec88fSEmmanuel Vadot #define BLSP1_UART6_APPS_CLK_SRC 20 30c66ec88fSEmmanuel Vadot #define GCC_BLSP1_AHB_CLK 21 31c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP1_I2C_APPS_CLK 22 32c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP1_SPI_APPS_CLK 23 33c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP2_I2C_APPS_CLK 24 34c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP2_SPI_APPS_CLK 25 35c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP3_I2C_APPS_CLK 26 36c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP3_SPI_APPS_CLK 27 37c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP4_I2C_APPS_CLK 28 38c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP4_SPI_APPS_CLK 29 39c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP5_I2C_APPS_CLK 30 40c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP5_SPI_APPS_CLK 31 41c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP6_I2C_APPS_CLK 32 42c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP6_SPI_APPS_CLK 33 43c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART1_APPS_CLK 34 44c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART2_APPS_CLK 35 45c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART3_APPS_CLK 36 46c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART4_APPS_CLK 37 47c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART5_APPS_CLK 38 48c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART6_APPS_CLK 39 49c66ec88fSEmmanuel Vadot #define GCC_PRNG_AHB_CLK 40 50c66ec88fSEmmanuel Vadot #define GCC_QPIC_AHB_CLK 41 51c66ec88fSEmmanuel Vadot #define GCC_QPIC_CLK 42 52c66ec88fSEmmanuel Vadot #define PCNOC_BFDCD_CLK_SRC 43 53c66ec88fSEmmanuel Vadot #define GPLL2_MAIN 44 54c66ec88fSEmmanuel Vadot #define GPLL2 45 55c66ec88fSEmmanuel Vadot #define GPLL4_MAIN 46 56c66ec88fSEmmanuel Vadot #define GPLL4 47 57c66ec88fSEmmanuel Vadot #define GPLL6_MAIN 48 58c66ec88fSEmmanuel Vadot #define GPLL6 49 59c66ec88fSEmmanuel Vadot #define UBI32_PLL_MAIN 50 60c66ec88fSEmmanuel Vadot #define UBI32_PLL 51 61c66ec88fSEmmanuel Vadot #define NSS_CRYPTO_PLL_MAIN 52 62c66ec88fSEmmanuel Vadot #define NSS_CRYPTO_PLL 53 63c66ec88fSEmmanuel Vadot #define PCIE0_AXI_CLK_SRC 54 64c66ec88fSEmmanuel Vadot #define PCIE0_AUX_CLK_SRC 55 65c66ec88fSEmmanuel Vadot #define PCIE0_PIPE_CLK_SRC 56 66c66ec88fSEmmanuel Vadot #define PCIE1_AXI_CLK_SRC 57 67c66ec88fSEmmanuel Vadot #define PCIE1_AUX_CLK_SRC 58 68c66ec88fSEmmanuel Vadot #define PCIE1_PIPE_CLK_SRC 59 69c66ec88fSEmmanuel Vadot #define SDCC1_APPS_CLK_SRC 60 70c66ec88fSEmmanuel Vadot #define SDCC1_ICE_CORE_CLK_SRC 61 71c66ec88fSEmmanuel Vadot #define SDCC2_APPS_CLK_SRC 62 72c66ec88fSEmmanuel Vadot #define USB0_MASTER_CLK_SRC 63 73c66ec88fSEmmanuel Vadot #define USB0_AUX_CLK_SRC 64 74c66ec88fSEmmanuel Vadot #define USB0_MOCK_UTMI_CLK_SRC 65 75c66ec88fSEmmanuel Vadot #define USB0_PIPE_CLK_SRC 66 76c66ec88fSEmmanuel Vadot #define USB1_MASTER_CLK_SRC 67 77c66ec88fSEmmanuel Vadot #define USB1_AUX_CLK_SRC 68 78c66ec88fSEmmanuel Vadot #define USB1_MOCK_UTMI_CLK_SRC 69 79c66ec88fSEmmanuel Vadot #define USB1_PIPE_CLK_SRC 70 80c66ec88fSEmmanuel Vadot #define GCC_XO_CLK_SRC 71 81c66ec88fSEmmanuel Vadot #define SYSTEM_NOC_BFDCD_CLK_SRC 72 82c66ec88fSEmmanuel Vadot #define NSS_CE_CLK_SRC 73 83c66ec88fSEmmanuel Vadot #define NSS_NOC_BFDCD_CLK_SRC 74 84c66ec88fSEmmanuel Vadot #define NSS_CRYPTO_CLK_SRC 75 85c66ec88fSEmmanuel Vadot #define NSS_UBI0_CLK_SRC 76 86c66ec88fSEmmanuel Vadot #define NSS_UBI0_DIV_CLK_SRC 77 87c66ec88fSEmmanuel Vadot #define NSS_UBI1_CLK_SRC 78 88c66ec88fSEmmanuel Vadot #define NSS_UBI1_DIV_CLK_SRC 79 89c66ec88fSEmmanuel Vadot #define UBI_MPT_CLK_SRC 80 90c66ec88fSEmmanuel Vadot #define NSS_IMEM_CLK_SRC 81 91c66ec88fSEmmanuel Vadot #define NSS_PPE_CLK_SRC 82 92c66ec88fSEmmanuel Vadot #define NSS_PORT1_RX_CLK_SRC 83 93c66ec88fSEmmanuel Vadot #define NSS_PORT1_RX_DIV_CLK_SRC 84 94c66ec88fSEmmanuel Vadot #define NSS_PORT1_TX_CLK_SRC 85 95c66ec88fSEmmanuel Vadot #define NSS_PORT1_TX_DIV_CLK_SRC 86 96c66ec88fSEmmanuel Vadot #define NSS_PORT2_RX_CLK_SRC 87 97c66ec88fSEmmanuel Vadot #define NSS_PORT2_RX_DIV_CLK_SRC 88 98c66ec88fSEmmanuel Vadot #define NSS_PORT2_TX_CLK_SRC 89 99c66ec88fSEmmanuel Vadot #define NSS_PORT2_TX_DIV_CLK_SRC 90 100c66ec88fSEmmanuel Vadot #define NSS_PORT3_RX_CLK_SRC 91 101c66ec88fSEmmanuel Vadot #define NSS_PORT3_RX_DIV_CLK_SRC 92 102c66ec88fSEmmanuel Vadot #define NSS_PORT3_TX_CLK_SRC 93 103c66ec88fSEmmanuel Vadot #define NSS_PORT3_TX_DIV_CLK_SRC 94 104c66ec88fSEmmanuel Vadot #define NSS_PORT4_RX_CLK_SRC 95 105c66ec88fSEmmanuel Vadot #define NSS_PORT4_RX_DIV_CLK_SRC 96 106c66ec88fSEmmanuel Vadot #define NSS_PORT4_TX_CLK_SRC 97 107c66ec88fSEmmanuel Vadot #define NSS_PORT4_TX_DIV_CLK_SRC 98 108c66ec88fSEmmanuel Vadot #define NSS_PORT5_RX_CLK_SRC 99 109c66ec88fSEmmanuel Vadot #define NSS_PORT5_RX_DIV_CLK_SRC 100 110c66ec88fSEmmanuel Vadot #define NSS_PORT5_TX_CLK_SRC 101 111c66ec88fSEmmanuel Vadot #define NSS_PORT5_TX_DIV_CLK_SRC 102 112c66ec88fSEmmanuel Vadot #define NSS_PORT6_RX_CLK_SRC 103 113c66ec88fSEmmanuel Vadot #define NSS_PORT6_RX_DIV_CLK_SRC 104 114c66ec88fSEmmanuel Vadot #define NSS_PORT6_TX_CLK_SRC 105 115c66ec88fSEmmanuel Vadot #define NSS_PORT6_TX_DIV_CLK_SRC 106 116c66ec88fSEmmanuel Vadot #define CRYPTO_CLK_SRC 107 117c66ec88fSEmmanuel Vadot #define GP1_CLK_SRC 108 118c66ec88fSEmmanuel Vadot #define GP2_CLK_SRC 109 119c66ec88fSEmmanuel Vadot #define GP3_CLK_SRC 110 120c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AHB_CLK 111 121c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AUX_CLK 112 122c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AXI_M_CLK 113 123c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AXI_S_CLK 114 124c66ec88fSEmmanuel Vadot #define GCC_PCIE0_PIPE_CLK 115 125c66ec88fSEmmanuel Vadot #define GCC_SYS_NOC_PCIE0_AXI_CLK 116 126c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AHB_CLK 117 127c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AUX_CLK 118 128c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AXI_M_CLK 119 129c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AXI_S_CLK 120 130c66ec88fSEmmanuel Vadot #define GCC_PCIE1_PIPE_CLK 121 131c66ec88fSEmmanuel Vadot #define GCC_SYS_NOC_PCIE1_AXI_CLK 122 132c66ec88fSEmmanuel Vadot #define GCC_USB0_AUX_CLK 123 133c66ec88fSEmmanuel Vadot #define GCC_SYS_NOC_USB0_AXI_CLK 124 134c66ec88fSEmmanuel Vadot #define GCC_USB0_MASTER_CLK 125 135c66ec88fSEmmanuel Vadot #define GCC_USB0_MOCK_UTMI_CLK 126 136c66ec88fSEmmanuel Vadot #define GCC_USB0_PHY_CFG_AHB_CLK 127 137c66ec88fSEmmanuel Vadot #define GCC_USB0_PIPE_CLK 128 138c66ec88fSEmmanuel Vadot #define GCC_USB0_SLEEP_CLK 129 139c66ec88fSEmmanuel Vadot #define GCC_USB1_AUX_CLK 130 140c66ec88fSEmmanuel Vadot #define GCC_SYS_NOC_USB1_AXI_CLK 131 141c66ec88fSEmmanuel Vadot #define GCC_USB1_MASTER_CLK 132 142c66ec88fSEmmanuel Vadot #define GCC_USB1_MOCK_UTMI_CLK 133 143c66ec88fSEmmanuel Vadot #define GCC_USB1_PHY_CFG_AHB_CLK 134 144c66ec88fSEmmanuel Vadot #define GCC_USB1_PIPE_CLK 135 145c66ec88fSEmmanuel Vadot #define GCC_USB1_SLEEP_CLK 136 146c66ec88fSEmmanuel Vadot #define GCC_SDCC1_AHB_CLK 137 147c66ec88fSEmmanuel Vadot #define GCC_SDCC1_APPS_CLK 138 148c66ec88fSEmmanuel Vadot #define GCC_SDCC1_ICE_CORE_CLK 139 149c66ec88fSEmmanuel Vadot #define GCC_SDCC2_AHB_CLK 140 150c66ec88fSEmmanuel Vadot #define GCC_SDCC2_APPS_CLK 141 151c66ec88fSEmmanuel Vadot #define GCC_MEM_NOC_NSS_AXI_CLK 142 152c66ec88fSEmmanuel Vadot #define GCC_NSS_CE_APB_CLK 143 153c66ec88fSEmmanuel Vadot #define GCC_NSS_CE_AXI_CLK 144 154c66ec88fSEmmanuel Vadot #define GCC_NSS_CFG_CLK 145 155c66ec88fSEmmanuel Vadot #define GCC_NSS_CRYPTO_CLK 146 156c66ec88fSEmmanuel Vadot #define GCC_NSS_CSR_CLK 147 157c66ec88fSEmmanuel Vadot #define GCC_NSS_EDMA_CFG_CLK 148 158c66ec88fSEmmanuel Vadot #define GCC_NSS_EDMA_CLK 149 159c66ec88fSEmmanuel Vadot #define GCC_NSS_IMEM_CLK 150 160c66ec88fSEmmanuel Vadot #define GCC_NSS_NOC_CLK 151 161c66ec88fSEmmanuel Vadot #define GCC_NSS_PPE_BTQ_CLK 152 162c66ec88fSEmmanuel Vadot #define GCC_NSS_PPE_CFG_CLK 153 163c66ec88fSEmmanuel Vadot #define GCC_NSS_PPE_CLK 154 164c66ec88fSEmmanuel Vadot #define GCC_NSS_PPE_IPE_CLK 155 165c66ec88fSEmmanuel Vadot #define GCC_NSS_PTP_REF_CLK 156 166c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_CE_APB_CLK 157 167c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_CE_AXI_CLK 158 168c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_CRYPTO_CLK 159 169c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_PPE_CFG_CLK 160 170c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_PPE_CLK 161 171c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_QOSGEN_REF_CLK 162 172c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_SNOC_CLK 163 173c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_TIMEOUT_REF_CLK 164 174c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_UBI0_AHB_CLK 165 175c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_UBI1_AHB_CLK 166 176c66ec88fSEmmanuel Vadot #define GCC_UBI0_AHB_CLK 167 177c66ec88fSEmmanuel Vadot #define GCC_UBI0_AXI_CLK 168 178c66ec88fSEmmanuel Vadot #define GCC_UBI0_NC_AXI_CLK 169 179c66ec88fSEmmanuel Vadot #define GCC_UBI0_CORE_CLK 170 180c66ec88fSEmmanuel Vadot #define GCC_UBI0_MPT_CLK 171 181c66ec88fSEmmanuel Vadot #define GCC_UBI1_AHB_CLK 172 182c66ec88fSEmmanuel Vadot #define GCC_UBI1_AXI_CLK 173 183c66ec88fSEmmanuel Vadot #define GCC_UBI1_NC_AXI_CLK 174 184c66ec88fSEmmanuel Vadot #define GCC_UBI1_CORE_CLK 175 185c66ec88fSEmmanuel Vadot #define GCC_UBI1_MPT_CLK 176 186c66ec88fSEmmanuel Vadot #define GCC_CMN_12GPLL_AHB_CLK 177 187c66ec88fSEmmanuel Vadot #define GCC_CMN_12GPLL_SYS_CLK 178 188c66ec88fSEmmanuel Vadot #define GCC_MDIO_AHB_CLK 179 189c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_AHB_CLK 180 190c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_SYS_CLK 181 191c66ec88fSEmmanuel Vadot #define GCC_UNIPHY1_AHB_CLK 182 192c66ec88fSEmmanuel Vadot #define GCC_UNIPHY1_SYS_CLK 183 193c66ec88fSEmmanuel Vadot #define GCC_UNIPHY2_AHB_CLK 184 194c66ec88fSEmmanuel Vadot #define GCC_UNIPHY2_SYS_CLK 185 195c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT1_RX_CLK 186 196c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT1_TX_CLK 187 197c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT2_RX_CLK 188 198c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT2_TX_CLK 189 199c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT3_RX_CLK 190 200c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT3_TX_CLK 191 201c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT4_RX_CLK 192 202c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT4_TX_CLK 193 203c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT5_RX_CLK 194 204c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT5_TX_CLK 195 205c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT6_RX_CLK 196 206c66ec88fSEmmanuel Vadot #define GCC_NSS_PORT6_TX_CLK 197 207c66ec88fSEmmanuel Vadot #define GCC_PORT1_MAC_CLK 198 208c66ec88fSEmmanuel Vadot #define GCC_PORT2_MAC_CLK 199 209c66ec88fSEmmanuel Vadot #define GCC_PORT3_MAC_CLK 200 210c66ec88fSEmmanuel Vadot #define GCC_PORT4_MAC_CLK 201 211c66ec88fSEmmanuel Vadot #define GCC_PORT5_MAC_CLK 202 212c66ec88fSEmmanuel Vadot #define GCC_PORT6_MAC_CLK 203 213c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT1_RX_CLK 204 214c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT1_TX_CLK 205 215c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT2_RX_CLK 206 216c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT2_TX_CLK 207 217c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT3_RX_CLK 208 218c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT3_TX_CLK 209 219c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT4_RX_CLK 210 220c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT4_TX_CLK 211 221c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT5_RX_CLK 212 222c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_PORT5_TX_CLK 213 223c66ec88fSEmmanuel Vadot #define GCC_UNIPHY1_PORT5_RX_CLK 214 224c66ec88fSEmmanuel Vadot #define GCC_UNIPHY1_PORT5_TX_CLK 215 225c66ec88fSEmmanuel Vadot #define GCC_UNIPHY2_PORT6_RX_CLK 216 226c66ec88fSEmmanuel Vadot #define GCC_UNIPHY2_PORT6_TX_CLK 217 227c66ec88fSEmmanuel Vadot #define GCC_CRYPTO_AHB_CLK 218 228c66ec88fSEmmanuel Vadot #define GCC_CRYPTO_AXI_CLK 219 229c66ec88fSEmmanuel Vadot #define GCC_CRYPTO_CLK 220 230c66ec88fSEmmanuel Vadot #define GCC_GP1_CLK 221 231c66ec88fSEmmanuel Vadot #define GCC_GP2_CLK 222 232c66ec88fSEmmanuel Vadot #define GCC_GP3_CLK 223 233c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AXI_S_BRIDGE_CLK 224 234c66ec88fSEmmanuel Vadot #define GCC_PCIE0_RCHNG_CLK_SRC 225 235c66ec88fSEmmanuel Vadot #define GCC_PCIE0_RCHNG_CLK 226 236b97ee269SEmmanuel Vadot #define GCC_CRYPTO_PPE_CLK 227 237c66ec88fSEmmanuel Vadot 238c66ec88fSEmmanuel Vadot #define GCC_BLSP1_BCR 0 239c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP1_BCR 1 240c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART1_BCR 2 241c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP2_BCR 3 242c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART2_BCR 4 243c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP3_BCR 5 244c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART3_BCR 6 245c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP4_BCR 7 246c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART4_BCR 8 247c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP5_BCR 9 248c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART5_BCR 10 249c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP6_BCR 11 250c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART6_BCR 12 251c66ec88fSEmmanuel Vadot #define GCC_IMEM_BCR 13 252c66ec88fSEmmanuel Vadot #define GCC_SMMU_BCR 14 253c66ec88fSEmmanuel Vadot #define GCC_APSS_TCU_BCR 15 254c66ec88fSEmmanuel Vadot #define GCC_SMMU_XPU_BCR 16 255c66ec88fSEmmanuel Vadot #define GCC_PCNOC_TBU_BCR 17 256c66ec88fSEmmanuel Vadot #define GCC_SMMU_CFG_BCR 18 257c66ec88fSEmmanuel Vadot #define GCC_PRNG_BCR 19 258c66ec88fSEmmanuel Vadot #define GCC_BOOT_ROM_BCR 20 259c66ec88fSEmmanuel Vadot #define GCC_CRYPTO_BCR 21 260c66ec88fSEmmanuel Vadot #define GCC_WCSS_BCR 22 261c66ec88fSEmmanuel Vadot #define GCC_WCSS_Q6_BCR 23 262c66ec88fSEmmanuel Vadot #define GCC_NSS_BCR 24 263c66ec88fSEmmanuel Vadot #define GCC_SEC_CTRL_BCR 25 264c66ec88fSEmmanuel Vadot #define GCC_ADSS_BCR 26 265c66ec88fSEmmanuel Vadot #define GCC_DDRSS_BCR 27 266c66ec88fSEmmanuel Vadot #define GCC_SYSTEM_NOC_BCR 28 267c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BCR 29 268c66ec88fSEmmanuel Vadot #define GCC_TCSR_BCR 30 269c66ec88fSEmmanuel Vadot #define GCC_QDSS_BCR 31 270c66ec88fSEmmanuel Vadot #define GCC_DCD_BCR 32 271c66ec88fSEmmanuel Vadot #define GCC_MSG_RAM_BCR 33 272c66ec88fSEmmanuel Vadot #define GCC_MPM_BCR 34 273c66ec88fSEmmanuel Vadot #define GCC_SPMI_BCR 35 274c66ec88fSEmmanuel Vadot #define GCC_SPDM_BCR 36 275c66ec88fSEmmanuel Vadot #define GCC_RBCPR_BCR 37 276c66ec88fSEmmanuel Vadot #define GCC_RBCPR_MX_BCR 38 277c66ec88fSEmmanuel Vadot #define GCC_TLMM_BCR 39 278c66ec88fSEmmanuel Vadot #define GCC_RBCPR_WCSS_BCR 40 279c66ec88fSEmmanuel Vadot #define GCC_USB0_PHY_BCR 41 280c66ec88fSEmmanuel Vadot #define GCC_USB3PHY_0_PHY_BCR 42 281c66ec88fSEmmanuel Vadot #define GCC_USB0_BCR 43 282c66ec88fSEmmanuel Vadot #define GCC_USB1_PHY_BCR 44 283c66ec88fSEmmanuel Vadot #define GCC_USB3PHY_1_PHY_BCR 45 284c66ec88fSEmmanuel Vadot #define GCC_USB1_BCR 46 285c66ec88fSEmmanuel Vadot #define GCC_QUSB2_0_PHY_BCR 47 286c66ec88fSEmmanuel Vadot #define GCC_QUSB2_1_PHY_BCR 48 287c66ec88fSEmmanuel Vadot #define GCC_SDCC1_BCR 49 288c66ec88fSEmmanuel Vadot #define GCC_SDCC2_BCR 50 289c66ec88fSEmmanuel Vadot #define GCC_SNOC_BUS_TIMEOUT0_BCR 51 290c66ec88fSEmmanuel Vadot #define GCC_SNOC_BUS_TIMEOUT2_BCR 52 291c66ec88fSEmmanuel Vadot #define GCC_SNOC_BUS_TIMEOUT3_BCR 53 292c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT0_BCR 54 293c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT1_BCR 55 294c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT2_BCR 56 295c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT3_BCR 57 296c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT4_BCR 58 297c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT5_BCR 59 298c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT6_BCR 60 299c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT7_BCR 61 300c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT8_BCR 62 301c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT9_BCR 63 302c66ec88fSEmmanuel Vadot #define GCC_UNIPHY0_BCR 64 303c66ec88fSEmmanuel Vadot #define GCC_UNIPHY1_BCR 65 304c66ec88fSEmmanuel Vadot #define GCC_UNIPHY2_BCR 66 305c66ec88fSEmmanuel Vadot #define GCC_CMN_12GPLL_BCR 67 306c66ec88fSEmmanuel Vadot #define GCC_QPIC_BCR 68 307c66ec88fSEmmanuel Vadot #define GCC_MDIO_BCR 69 308c66ec88fSEmmanuel Vadot #define GCC_PCIE1_TBU_BCR 70 309c66ec88fSEmmanuel Vadot #define GCC_WCSS_CORE_TBU_BCR 71 310c66ec88fSEmmanuel Vadot #define GCC_WCSS_Q6_TBU_BCR 72 311c66ec88fSEmmanuel Vadot #define GCC_USB0_TBU_BCR 73 312c66ec88fSEmmanuel Vadot #define GCC_USB1_TBU_BCR 74 313c66ec88fSEmmanuel Vadot #define GCC_PCIE0_TBU_BCR 75 314c66ec88fSEmmanuel Vadot #define GCC_NSS_NOC_TBU_BCR 76 315c66ec88fSEmmanuel Vadot #define GCC_PCIE0_BCR 77 316c66ec88fSEmmanuel Vadot #define GCC_PCIE0_PHY_BCR 78 317c66ec88fSEmmanuel Vadot #define GCC_PCIE0PHY_PHY_BCR 79 318c66ec88fSEmmanuel Vadot #define GCC_PCIE0_LINK_DOWN_BCR 80 319c66ec88fSEmmanuel Vadot #define GCC_PCIE1_BCR 81 320c66ec88fSEmmanuel Vadot #define GCC_PCIE1_PHY_BCR 82 321c66ec88fSEmmanuel Vadot #define GCC_PCIE1PHY_PHY_BCR 83 322c66ec88fSEmmanuel Vadot #define GCC_PCIE1_LINK_DOWN_BCR 84 323c66ec88fSEmmanuel Vadot #define GCC_DCC_BCR 85 324c66ec88fSEmmanuel Vadot #define GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR 86 325c66ec88fSEmmanuel Vadot #define GCC_APC1_VOLTAGE_DROOP_DETECTOR_BCR 87 326c66ec88fSEmmanuel Vadot #define GCC_SMMU_CATS_BCR 88 327c66ec88fSEmmanuel Vadot #define GCC_UBI0_AXI_ARES 89 328c66ec88fSEmmanuel Vadot #define GCC_UBI0_AHB_ARES 90 329c66ec88fSEmmanuel Vadot #define GCC_UBI0_NC_AXI_ARES 91 330c66ec88fSEmmanuel Vadot #define GCC_UBI0_DBG_ARES 92 331c66ec88fSEmmanuel Vadot #define GCC_UBI0_CORE_CLAMP_ENABLE 93 332c66ec88fSEmmanuel Vadot #define GCC_UBI0_CLKRST_CLAMP_ENABLE 94 333c66ec88fSEmmanuel Vadot #define GCC_UBI1_AXI_ARES 95 334c66ec88fSEmmanuel Vadot #define GCC_UBI1_AHB_ARES 96 335c66ec88fSEmmanuel Vadot #define GCC_UBI1_NC_AXI_ARES 97 336c66ec88fSEmmanuel Vadot #define GCC_UBI1_DBG_ARES 98 337c66ec88fSEmmanuel Vadot #define GCC_UBI1_CORE_CLAMP_ENABLE 99 338c66ec88fSEmmanuel Vadot #define GCC_UBI1_CLKRST_CLAMP_ENABLE 100 339c66ec88fSEmmanuel Vadot #define GCC_NSS_CFG_ARES 101 340c66ec88fSEmmanuel Vadot #define GCC_NSS_IMEM_ARES 102 341c66ec88fSEmmanuel Vadot #define GCC_NSS_NOC_ARES 103 342c66ec88fSEmmanuel Vadot #define GCC_NSS_CRYPTO_ARES 104 343c66ec88fSEmmanuel Vadot #define GCC_NSS_CSR_ARES 105 344c66ec88fSEmmanuel Vadot #define GCC_NSS_CE_APB_ARES 106 345c66ec88fSEmmanuel Vadot #define GCC_NSS_CE_AXI_ARES 107 346c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_CE_APB_ARES 108 347c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_CE_AXI_ARES 109 348c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_UBI0_AHB_ARES 110 349c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_UBI1_AHB_ARES 111 350c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_SNOC_ARES 112 351c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_CRYPTO_ARES 113 352c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_ATB_ARES 114 353c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_QOSGEN_REF_ARES 115 354c66ec88fSEmmanuel Vadot #define GCC_NSSNOC_TIMEOUT_REF_ARES 116 355c66ec88fSEmmanuel Vadot #define GCC_PCIE0_PIPE_ARES 117 356c66ec88fSEmmanuel Vadot #define GCC_PCIE0_SLEEP_ARES 118 357c66ec88fSEmmanuel Vadot #define GCC_PCIE0_CORE_STICKY_ARES 119 358c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AXI_MASTER_ARES 120 359c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AXI_SLAVE_ARES 121 360c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AHB_ARES 122 361c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AXI_MASTER_STICKY_ARES 123 362c66ec88fSEmmanuel Vadot #define GCC_PCIE1_PIPE_ARES 124 363c66ec88fSEmmanuel Vadot #define GCC_PCIE1_SLEEP_ARES 125 364c66ec88fSEmmanuel Vadot #define GCC_PCIE1_CORE_STICKY_ARES 126 365c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AXI_MASTER_ARES 127 366c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AXI_SLAVE_ARES 128 367c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AHB_ARES 129 368c66ec88fSEmmanuel Vadot #define GCC_PCIE1_AXI_MASTER_STICKY_ARES 130 369c66ec88fSEmmanuel Vadot #define GCC_PCIE0_AXI_SLAVE_STICKY_ARES 131 370*8bab661aSEmmanuel Vadot #define GCC_PPE_FULL_RESET 132 371*8bab661aSEmmanuel Vadot #define GCC_UNIPHY0_SOFT_RESET 133 372*8bab661aSEmmanuel Vadot #define GCC_UNIPHY0_XPCS_RESET 134 373*8bab661aSEmmanuel Vadot #define GCC_UNIPHY1_SOFT_RESET 135 374*8bab661aSEmmanuel Vadot #define GCC_UNIPHY1_XPCS_RESET 136 375*8bab661aSEmmanuel Vadot #define GCC_UNIPHY2_SOFT_RESET 137 376*8bab661aSEmmanuel Vadot #define GCC_UNIPHY2_XPCS_RESET 138 377*8bab661aSEmmanuel Vadot #define GCC_EDMA_HW_RESET 139 378*8bab661aSEmmanuel Vadot #define GCC_NSSPORT1_RESET 140 379*8bab661aSEmmanuel Vadot #define GCC_NSSPORT2_RESET 141 380*8bab661aSEmmanuel Vadot #define GCC_NSSPORT3_RESET 142 381*8bab661aSEmmanuel Vadot #define GCC_NSSPORT4_RESET 143 382*8bab661aSEmmanuel Vadot #define GCC_NSSPORT5_RESET 144 383*8bab661aSEmmanuel Vadot #define GCC_NSSPORT6_RESET 145 384c66ec88fSEmmanuel Vadot 385b97ee269SEmmanuel Vadot #define USB0_GDSC 0 386b97ee269SEmmanuel Vadot #define USB1_GDSC 1 387b97ee269SEmmanuel Vadot 388c66ec88fSEmmanuel Vadot #endif 389