xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,gcc-ipq806x.h (revision c9ccf3a32da427475985b85d7df023ccfb138c27)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4c66ec88fSEmmanuel Vadot  */
5c66ec88fSEmmanuel Vadot 
6c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_GCC_IPQ806X_H
7c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_GCC_IPQ806X_H
8c66ec88fSEmmanuel Vadot 
9c66ec88fSEmmanuel Vadot #define AFAB_CLK_SRC				0
10c66ec88fSEmmanuel Vadot #define QDSS_STM_CLK				1
11c66ec88fSEmmanuel Vadot #define SCSS_A_CLK				2
12c66ec88fSEmmanuel Vadot #define SCSS_H_CLK				3
13c66ec88fSEmmanuel Vadot #define AFAB_CORE_CLK				4
14c66ec88fSEmmanuel Vadot #define SCSS_XO_SRC_CLK				5
15c66ec88fSEmmanuel Vadot #define AFAB_EBI1_CH0_A_CLK			6
16c66ec88fSEmmanuel Vadot #define AFAB_EBI1_CH1_A_CLK			7
17c66ec88fSEmmanuel Vadot #define AFAB_AXI_S0_FCLK			8
18c66ec88fSEmmanuel Vadot #define AFAB_AXI_S1_FCLK			9
19c66ec88fSEmmanuel Vadot #define AFAB_AXI_S2_FCLK			10
20c66ec88fSEmmanuel Vadot #define AFAB_AXI_S3_FCLK			11
21c66ec88fSEmmanuel Vadot #define AFAB_AXI_S4_FCLK			12
22c66ec88fSEmmanuel Vadot #define SFAB_CORE_CLK				13
23c66ec88fSEmmanuel Vadot #define SFAB_AXI_S0_FCLK			14
24c66ec88fSEmmanuel Vadot #define SFAB_AXI_S1_FCLK			15
25c66ec88fSEmmanuel Vadot #define SFAB_AXI_S2_FCLK			16
26c66ec88fSEmmanuel Vadot #define SFAB_AXI_S3_FCLK			17
27c66ec88fSEmmanuel Vadot #define SFAB_AXI_S4_FCLK			18
28c66ec88fSEmmanuel Vadot #define SFAB_AXI_S5_FCLK			19
29c66ec88fSEmmanuel Vadot #define SFAB_AHB_S0_FCLK			20
30c66ec88fSEmmanuel Vadot #define SFAB_AHB_S1_FCLK			21
31c66ec88fSEmmanuel Vadot #define SFAB_AHB_S2_FCLK			22
32c66ec88fSEmmanuel Vadot #define SFAB_AHB_S3_FCLK			23
33c66ec88fSEmmanuel Vadot #define SFAB_AHB_S4_FCLK			24
34c66ec88fSEmmanuel Vadot #define SFAB_AHB_S5_FCLK			25
35c66ec88fSEmmanuel Vadot #define SFAB_AHB_S6_FCLK			26
36c66ec88fSEmmanuel Vadot #define SFAB_AHB_S7_FCLK			27
37c66ec88fSEmmanuel Vadot #define QDSS_AT_CLK_SRC				28
38c66ec88fSEmmanuel Vadot #define QDSS_AT_CLK				29
39c66ec88fSEmmanuel Vadot #define QDSS_TRACECLKIN_CLK_SRC			30
40c66ec88fSEmmanuel Vadot #define QDSS_TRACECLKIN_CLK			31
41c66ec88fSEmmanuel Vadot #define QDSS_TSCTR_CLK_SRC			32
42c66ec88fSEmmanuel Vadot #define QDSS_TSCTR_CLK				33
43c66ec88fSEmmanuel Vadot #define SFAB_ADM0_M0_A_CLK			34
44c66ec88fSEmmanuel Vadot #define SFAB_ADM0_M1_A_CLK			35
45c66ec88fSEmmanuel Vadot #define SFAB_ADM0_M2_H_CLK			36
46c66ec88fSEmmanuel Vadot #define ADM0_CLK				37
47c66ec88fSEmmanuel Vadot #define ADM0_PBUS_CLK				38
48c66ec88fSEmmanuel Vadot #define IMEM0_A_CLK				39
49c66ec88fSEmmanuel Vadot #define QDSS_H_CLK				40
50c66ec88fSEmmanuel Vadot #define PCIE_A_CLK				41
51c66ec88fSEmmanuel Vadot #define PCIE_AUX_CLK				42
52c66ec88fSEmmanuel Vadot #define PCIE_H_CLK				43
53c66ec88fSEmmanuel Vadot #define PCIE_PHY_CLK				44
54c66ec88fSEmmanuel Vadot #define SFAB_CLK_SRC				45
55c66ec88fSEmmanuel Vadot #define SFAB_LPASS_Q6_A_CLK			46
56c66ec88fSEmmanuel Vadot #define SFAB_AFAB_M_A_CLK			47
57c66ec88fSEmmanuel Vadot #define AFAB_SFAB_M0_A_CLK			48
58c66ec88fSEmmanuel Vadot #define AFAB_SFAB_M1_A_CLK			49
59c66ec88fSEmmanuel Vadot #define SFAB_SATA_S_H_CLK			50
60c66ec88fSEmmanuel Vadot #define DFAB_CLK_SRC				51
61c66ec88fSEmmanuel Vadot #define DFAB_CLK				52
62c66ec88fSEmmanuel Vadot #define SFAB_DFAB_M_A_CLK			53
63c66ec88fSEmmanuel Vadot #define DFAB_SFAB_M_A_CLK			54
64c66ec88fSEmmanuel Vadot #define DFAB_SWAY0_H_CLK			55
65c66ec88fSEmmanuel Vadot #define DFAB_SWAY1_H_CLK			56
66c66ec88fSEmmanuel Vadot #define DFAB_ARB0_H_CLK				57
67c66ec88fSEmmanuel Vadot #define DFAB_ARB1_H_CLK				58
68c66ec88fSEmmanuel Vadot #define PPSS_H_CLK				59
69c66ec88fSEmmanuel Vadot #define PPSS_PROC_CLK				60
70c66ec88fSEmmanuel Vadot #define PPSS_TIMER0_CLK				61
71c66ec88fSEmmanuel Vadot #define PPSS_TIMER1_CLK				62
72c66ec88fSEmmanuel Vadot #define PMEM_A_CLK				63
73c66ec88fSEmmanuel Vadot #define DMA_BAM_H_CLK				64
74c66ec88fSEmmanuel Vadot #define SIC_H_CLK				65
75c66ec88fSEmmanuel Vadot #define SPS_TIC_H_CLK				66
76c66ec88fSEmmanuel Vadot #define CFPB_2X_CLK_SRC				67
77c66ec88fSEmmanuel Vadot #define CFPB_CLK				68
78c66ec88fSEmmanuel Vadot #define CFPB0_H_CLK				69
79c66ec88fSEmmanuel Vadot #define CFPB1_H_CLK				70
80c66ec88fSEmmanuel Vadot #define CFPB2_H_CLK				71
81c66ec88fSEmmanuel Vadot #define SFAB_CFPB_M_H_CLK			72
82c66ec88fSEmmanuel Vadot #define CFPB_MASTER_H_CLK			73
83c66ec88fSEmmanuel Vadot #define SFAB_CFPB_S_H_CLK			74
84c66ec88fSEmmanuel Vadot #define CFPB_SPLITTER_H_CLK			75
85c66ec88fSEmmanuel Vadot #define TSIF_H_CLK				76
86c66ec88fSEmmanuel Vadot #define TSIF_INACTIVITY_TIMERS_CLK		77
87c66ec88fSEmmanuel Vadot #define TSIF_REF_SRC				78
88c66ec88fSEmmanuel Vadot #define TSIF_REF_CLK				79
89c66ec88fSEmmanuel Vadot #define CE1_H_CLK				80
90c66ec88fSEmmanuel Vadot #define CE1_CORE_CLK				81
91c66ec88fSEmmanuel Vadot #define CE1_SLEEP_CLK				82
92c66ec88fSEmmanuel Vadot #define CE2_H_CLK				83
93c66ec88fSEmmanuel Vadot #define CE2_CORE_CLK				84
94c66ec88fSEmmanuel Vadot #define SFPB_H_CLK_SRC				85
95c66ec88fSEmmanuel Vadot #define SFPB_H_CLK				86
96c66ec88fSEmmanuel Vadot #define SFAB_SFPB_M_H_CLK			87
97c66ec88fSEmmanuel Vadot #define SFAB_SFPB_S_H_CLK			88
98c66ec88fSEmmanuel Vadot #define RPM_PROC_CLK				89
99c66ec88fSEmmanuel Vadot #define RPM_BUS_H_CLK				90
100c66ec88fSEmmanuel Vadot #define RPM_SLEEP_CLK				91
101c66ec88fSEmmanuel Vadot #define RPM_TIMER_CLK				92
102c66ec88fSEmmanuel Vadot #define RPM_MSG_RAM_H_CLK			93
103c66ec88fSEmmanuel Vadot #define PMIC_ARB0_H_CLK				94
104c66ec88fSEmmanuel Vadot #define PMIC_ARB1_H_CLK				95
105c66ec88fSEmmanuel Vadot #define PMIC_SSBI2_SRC				96
106c66ec88fSEmmanuel Vadot #define PMIC_SSBI2_CLK				97
107c66ec88fSEmmanuel Vadot #define SDC1_H_CLK				98
108c66ec88fSEmmanuel Vadot #define SDC2_H_CLK				99
109c66ec88fSEmmanuel Vadot #define SDC3_H_CLK				100
110c66ec88fSEmmanuel Vadot #define SDC4_H_CLK				101
111c66ec88fSEmmanuel Vadot #define SDC1_SRC				102
112c66ec88fSEmmanuel Vadot #define SDC1_CLK				103
113c66ec88fSEmmanuel Vadot #define SDC2_SRC				104
114c66ec88fSEmmanuel Vadot #define SDC2_CLK				105
115c66ec88fSEmmanuel Vadot #define SDC3_SRC				106
116c66ec88fSEmmanuel Vadot #define SDC3_CLK				107
117c66ec88fSEmmanuel Vadot #define SDC4_SRC				108
118c66ec88fSEmmanuel Vadot #define SDC4_CLK				109
119c66ec88fSEmmanuel Vadot #define USB_HS1_H_CLK				110
120c66ec88fSEmmanuel Vadot #define USB_HS1_XCVR_SRC			111
121c66ec88fSEmmanuel Vadot #define USB_HS1_XCVR_CLK			112
122c66ec88fSEmmanuel Vadot #define USB_HSIC_H_CLK				113
123c66ec88fSEmmanuel Vadot #define USB_HSIC_XCVR_SRC			114
124c66ec88fSEmmanuel Vadot #define USB_HSIC_XCVR_CLK			115
125c66ec88fSEmmanuel Vadot #define USB_HSIC_SYSTEM_CLK_SRC			116
126c66ec88fSEmmanuel Vadot #define USB_HSIC_SYSTEM_CLK			117
127c66ec88fSEmmanuel Vadot #define CFPB0_C0_H_CLK				118
128c66ec88fSEmmanuel Vadot #define CFPB0_D0_H_CLK				119
129c66ec88fSEmmanuel Vadot #define CFPB0_C1_H_CLK				120
130c66ec88fSEmmanuel Vadot #define CFPB0_D1_H_CLK				121
131c66ec88fSEmmanuel Vadot #define USB_FS1_H_CLK				122
132c66ec88fSEmmanuel Vadot #define USB_FS1_XCVR_SRC			123
133c66ec88fSEmmanuel Vadot #define USB_FS1_XCVR_CLK			124
134c66ec88fSEmmanuel Vadot #define USB_FS1_SYSTEM_CLK			125
135c66ec88fSEmmanuel Vadot #define GSBI_COMMON_SIM_SRC			126
136c66ec88fSEmmanuel Vadot #define GSBI1_H_CLK				127
137c66ec88fSEmmanuel Vadot #define GSBI2_H_CLK				128
138c66ec88fSEmmanuel Vadot #define GSBI3_H_CLK				129
139c66ec88fSEmmanuel Vadot #define GSBI4_H_CLK				130
140c66ec88fSEmmanuel Vadot #define GSBI5_H_CLK				131
141c66ec88fSEmmanuel Vadot #define GSBI6_H_CLK				132
142c66ec88fSEmmanuel Vadot #define GSBI7_H_CLK				133
143c66ec88fSEmmanuel Vadot #define GSBI1_QUP_SRC				134
144c66ec88fSEmmanuel Vadot #define GSBI1_QUP_CLK				135
145c66ec88fSEmmanuel Vadot #define GSBI2_QUP_SRC				136
146c66ec88fSEmmanuel Vadot #define GSBI2_QUP_CLK				137
147c66ec88fSEmmanuel Vadot #define GSBI3_QUP_SRC				138
148c66ec88fSEmmanuel Vadot #define GSBI3_QUP_CLK				139
149c66ec88fSEmmanuel Vadot #define GSBI4_QUP_SRC				140
150c66ec88fSEmmanuel Vadot #define GSBI4_QUP_CLK				141
151c66ec88fSEmmanuel Vadot #define GSBI5_QUP_SRC				142
152c66ec88fSEmmanuel Vadot #define GSBI5_QUP_CLK				143
153c66ec88fSEmmanuel Vadot #define GSBI6_QUP_SRC				144
154c66ec88fSEmmanuel Vadot #define GSBI6_QUP_CLK				145
155c66ec88fSEmmanuel Vadot #define GSBI7_QUP_SRC				146
156c66ec88fSEmmanuel Vadot #define GSBI7_QUP_CLK				147
157c66ec88fSEmmanuel Vadot #define GSBI1_UART_SRC				148
158c66ec88fSEmmanuel Vadot #define GSBI1_UART_CLK				149
159c66ec88fSEmmanuel Vadot #define GSBI2_UART_SRC				150
160c66ec88fSEmmanuel Vadot #define GSBI2_UART_CLK				151
161c66ec88fSEmmanuel Vadot #define GSBI3_UART_SRC				152
162c66ec88fSEmmanuel Vadot #define GSBI3_UART_CLK				153
163c66ec88fSEmmanuel Vadot #define GSBI4_UART_SRC				154
164c66ec88fSEmmanuel Vadot #define GSBI4_UART_CLK				155
165c66ec88fSEmmanuel Vadot #define GSBI5_UART_SRC				156
166c66ec88fSEmmanuel Vadot #define GSBI5_UART_CLK				157
167c66ec88fSEmmanuel Vadot #define GSBI6_UART_SRC				158
168c66ec88fSEmmanuel Vadot #define GSBI6_UART_CLK				159
169c66ec88fSEmmanuel Vadot #define GSBI7_UART_SRC				160
170c66ec88fSEmmanuel Vadot #define GSBI7_UART_CLK				161
171c66ec88fSEmmanuel Vadot #define GSBI1_SIM_CLK				162
172c66ec88fSEmmanuel Vadot #define GSBI2_SIM_CLK				163
173c66ec88fSEmmanuel Vadot #define GSBI3_SIM_CLK				164
174c66ec88fSEmmanuel Vadot #define GSBI4_SIM_CLK				165
175c66ec88fSEmmanuel Vadot #define GSBI5_SIM_CLK				166
176c66ec88fSEmmanuel Vadot #define GSBI6_SIM_CLK				167
177c66ec88fSEmmanuel Vadot #define GSBI7_SIM_CLK				168
178c66ec88fSEmmanuel Vadot #define USB_HSIC_HSIC_CLK_SRC			169
179c66ec88fSEmmanuel Vadot #define USB_HSIC_HSIC_CLK			170
180c66ec88fSEmmanuel Vadot #define USB_HSIC_HSIO_CAL_CLK			171
181c66ec88fSEmmanuel Vadot #define SPDM_CFG_H_CLK				172
182c66ec88fSEmmanuel Vadot #define SPDM_MSTR_H_CLK				173
183c66ec88fSEmmanuel Vadot #define SPDM_FF_CLK_SRC				174
184c66ec88fSEmmanuel Vadot #define SPDM_FF_CLK				175
185c66ec88fSEmmanuel Vadot #define SEC_CTRL_CLK				176
186c66ec88fSEmmanuel Vadot #define SEC_CTRL_ACC_CLK_SRC			177
187c66ec88fSEmmanuel Vadot #define SEC_CTRL_ACC_CLK			178
188c66ec88fSEmmanuel Vadot #define TLMM_H_CLK				179
189c66ec88fSEmmanuel Vadot #define TLMM_CLK				180
190c66ec88fSEmmanuel Vadot #define SATA_H_CLK				181
191c66ec88fSEmmanuel Vadot #define SATA_CLK_SRC				182
192c66ec88fSEmmanuel Vadot #define SATA_RXOOB_CLK				183
193c66ec88fSEmmanuel Vadot #define SATA_PMALIVE_CLK			184
194c66ec88fSEmmanuel Vadot #define SATA_PHY_REF_CLK			185
195c66ec88fSEmmanuel Vadot #define SATA_A_CLK				186
196c66ec88fSEmmanuel Vadot #define SATA_PHY_CFG_CLK			187
197c66ec88fSEmmanuel Vadot #define TSSC_CLK_SRC				188
198c66ec88fSEmmanuel Vadot #define TSSC_CLK				189
199c66ec88fSEmmanuel Vadot #define PDM_SRC					190
200c66ec88fSEmmanuel Vadot #define PDM_CLK					191
201c66ec88fSEmmanuel Vadot #define GP0_SRC					192
202c66ec88fSEmmanuel Vadot #define GP0_CLK					193
203c66ec88fSEmmanuel Vadot #define GP1_SRC					194
204c66ec88fSEmmanuel Vadot #define GP1_CLK					195
205c66ec88fSEmmanuel Vadot #define GP2_SRC					196
206c66ec88fSEmmanuel Vadot #define GP2_CLK					197
207c66ec88fSEmmanuel Vadot #define MPM_CLK					198
208c66ec88fSEmmanuel Vadot #define EBI1_CLK_SRC				199
209c66ec88fSEmmanuel Vadot #define EBI1_CH0_CLK				200
210c66ec88fSEmmanuel Vadot #define EBI1_CH1_CLK				201
211c66ec88fSEmmanuel Vadot #define EBI1_2X_CLK				202
212c66ec88fSEmmanuel Vadot #define EBI1_CH0_DQ_CLK				203
213c66ec88fSEmmanuel Vadot #define EBI1_CH1_DQ_CLK				204
214c66ec88fSEmmanuel Vadot #define EBI1_CH0_CA_CLK				205
215c66ec88fSEmmanuel Vadot #define EBI1_CH1_CA_CLK				206
216c66ec88fSEmmanuel Vadot #define EBI1_XO_CLK				207
217c66ec88fSEmmanuel Vadot #define SFAB_SMPSS_S_H_CLK			208
218c66ec88fSEmmanuel Vadot #define PRNG_SRC				209
219c66ec88fSEmmanuel Vadot #define PRNG_CLK				210
220c66ec88fSEmmanuel Vadot #define PXO_SRC					211
221c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT0_CLK			212
222c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT1_CLK			213
223c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT2_CLK			214
224c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT3_CLK			215
225c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT4_CLK			216
226c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT5_CLK			217
227c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT6_CLK			218
228c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT7_CLK			219
229c66ec88fSEmmanuel Vadot #define PLL0					220
230c66ec88fSEmmanuel Vadot #define PLL0_VOTE				221
231c66ec88fSEmmanuel Vadot #define PLL3					222
232c66ec88fSEmmanuel Vadot #define PLL3_VOTE				223
233c66ec88fSEmmanuel Vadot #define PLL4_VOTE				225
234c66ec88fSEmmanuel Vadot #define PLL8					226
235c66ec88fSEmmanuel Vadot #define PLL8_VOTE				227
236c66ec88fSEmmanuel Vadot #define PLL9					228
237c66ec88fSEmmanuel Vadot #define PLL10					229
238c66ec88fSEmmanuel Vadot #define PLL11					230
239c66ec88fSEmmanuel Vadot #define PLL12					231
240c66ec88fSEmmanuel Vadot #define PLL14					232
241c66ec88fSEmmanuel Vadot #define PLL14_VOTE				233
242c66ec88fSEmmanuel Vadot #define PLL18					234
243*c9ccf3a3SEmmanuel Vadot #define CE5_A_CLK				235
244c66ec88fSEmmanuel Vadot #define CE5_H_CLK				236
245c66ec88fSEmmanuel Vadot #define CE5_CORE_CLK				237
246c66ec88fSEmmanuel Vadot #define CE3_SLEEP_CLK				238
247c66ec88fSEmmanuel Vadot #define SFAB_AHB_S8_FCLK			239
248c66ec88fSEmmanuel Vadot #define SPDM_CY_PORT8_CLK			246
249c66ec88fSEmmanuel Vadot #define PCIE_ALT_REF_SRC			247
250c66ec88fSEmmanuel Vadot #define PCIE_ALT_REF_CLK			248
251c66ec88fSEmmanuel Vadot #define PCIE_1_A_CLK				249
252c66ec88fSEmmanuel Vadot #define PCIE_1_AUX_CLK				250
253c66ec88fSEmmanuel Vadot #define PCIE_1_H_CLK				251
254c66ec88fSEmmanuel Vadot #define PCIE_1_PHY_CLK				252
255c66ec88fSEmmanuel Vadot #define PCIE_1_ALT_REF_SRC			253
256c66ec88fSEmmanuel Vadot #define PCIE_1_ALT_REF_CLK			254
257c66ec88fSEmmanuel Vadot #define PCIE_2_A_CLK				255
258c66ec88fSEmmanuel Vadot #define PCIE_2_AUX_CLK				256
259c66ec88fSEmmanuel Vadot #define PCIE_2_H_CLK				257
260c66ec88fSEmmanuel Vadot #define PCIE_2_PHY_CLK				258
261c66ec88fSEmmanuel Vadot #define PCIE_2_ALT_REF_SRC			259
262c66ec88fSEmmanuel Vadot #define PCIE_2_ALT_REF_CLK			260
263c66ec88fSEmmanuel Vadot #define EBI2_CLK				261
264c66ec88fSEmmanuel Vadot #define USB30_SLEEP_CLK				262
265c66ec88fSEmmanuel Vadot #define USB30_UTMI_SRC				263
266c66ec88fSEmmanuel Vadot #define USB30_0_UTMI_CLK			264
267c66ec88fSEmmanuel Vadot #define USB30_1_UTMI_CLK			265
268c66ec88fSEmmanuel Vadot #define USB30_MASTER_SRC			266
269c66ec88fSEmmanuel Vadot #define USB30_0_MASTER_CLK			267
270c66ec88fSEmmanuel Vadot #define USB30_1_MASTER_CLK			268
271c66ec88fSEmmanuel Vadot #define GMAC_CORE1_CLK_SRC			269
272c66ec88fSEmmanuel Vadot #define GMAC_CORE2_CLK_SRC			270
273c66ec88fSEmmanuel Vadot #define GMAC_CORE3_CLK_SRC			271
274c66ec88fSEmmanuel Vadot #define GMAC_CORE4_CLK_SRC			272
275c66ec88fSEmmanuel Vadot #define GMAC_CORE1_CLK				273
276c66ec88fSEmmanuel Vadot #define GMAC_CORE2_CLK				274
277c66ec88fSEmmanuel Vadot #define GMAC_CORE3_CLK				275
278c66ec88fSEmmanuel Vadot #define GMAC_CORE4_CLK				276
279c66ec88fSEmmanuel Vadot #define UBI32_CORE1_CLK_SRC			277
280c66ec88fSEmmanuel Vadot #define UBI32_CORE2_CLK_SRC			278
281c66ec88fSEmmanuel Vadot #define UBI32_CORE1_CLK				279
282c66ec88fSEmmanuel Vadot #define UBI32_CORE2_CLK				280
283c66ec88fSEmmanuel Vadot #define EBI2_AON_CLK				281
284c66ec88fSEmmanuel Vadot #define NSSTCM_CLK_SRC				282
285c66ec88fSEmmanuel Vadot #define NSSTCM_CLK				283
286*c9ccf3a3SEmmanuel Vadot #define CE5_A_CLK_SRC				285
287*c9ccf3a3SEmmanuel Vadot #define CE5_H_CLK_SRC				286
288*c9ccf3a3SEmmanuel Vadot #define CE5_CORE_CLK_SRC			287
289c66ec88fSEmmanuel Vadot 
290c66ec88fSEmmanuel Vadot #endif
291