xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,dispcc-sdm845.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot 
6*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
7*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
8*c66ec88fSEmmanuel Vadot 
9*c66ec88fSEmmanuel Vadot /* DISP_CC clock registers */
10*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK					0
11*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_AXI_CLK					1
12*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK					2
13*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC				3
14*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK				4
15*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK					5
16*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK_SRC				6
17*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_INTF_CLK				7
18*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK					8
19*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC				9
20*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK					10
21*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK_SRC				11
22*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK					12
23*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC				13
24*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK				14
25*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK					15
26*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC				16
27*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK					17
28*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK_SRC				18
29*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_ROT_CLK					19
30*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_ROT_CLK_SRC				20
31*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK				21
32*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK				22
33*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK					23
34*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC				24
35*c66ec88fSEmmanuel Vadot #define DISP_CC_PLL0						25
36*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				26
37*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				27
38*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_AUX_CLK					28
39*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_AUX_CLK_SRC				29
40*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_CRYPTO_CLK				30
41*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_CRYPTO_CLK_SRC				31
42*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_LINK_CLK				32
43*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_LINK_CLK_SRC				33
44*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_LINK_INTF_CLK				34
45*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_PIXEL1_CLK				35
46*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_PIXEL1_CLK_SRC				36
47*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_PIXEL_CLK				37
48*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_DP_PIXEL_CLK_SRC				38
49*c66ec88fSEmmanuel Vadot 
50*c66ec88fSEmmanuel Vadot /* DISP_CC Reset */
51*c66ec88fSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR					0
52*c66ec88fSEmmanuel Vadot 
53*c66ec88fSEmmanuel Vadot /* DISP_CC GDSCR */
54*c66ec88fSEmmanuel Vadot #define MDSS_GDSC						0
55*c66ec88fSEmmanuel Vadot 
56*c66ec88fSEmmanuel Vadot #endif
57