xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,dispcc-sc8280xp.h (revision 8bab661a3316d8bd9b9fbd11a3b4371b91507bd2)
1*8bab661aSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*8bab661aSEmmanuel Vadot /*
3*8bab661aSEmmanuel Vadot  * Copyright (c) 2021, The Linux Foundation. All rights reserved.
4*8bab661aSEmmanuel Vadot  */
5*8bab661aSEmmanuel Vadot 
6*8bab661aSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_SC8280XP_H
7*8bab661aSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_DISP_CC_SC8280XP_H
8*8bab661aSEmmanuel Vadot 
9*8bab661aSEmmanuel Vadot /* DISPCC clocks */
10*8bab661aSEmmanuel Vadot #define DISP_CC_PLL0					0
11*8bab661aSEmmanuel Vadot #define DISP_CC_PLL1					1
12*8bab661aSEmmanuel Vadot #define DISP_CC_PLL1_OUT_EVEN				2
13*8bab661aSEmmanuel Vadot #define DISP_CC_PLL2					3
14*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_AHB1_CLK				4
15*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK				5
16*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK_SRC			6
17*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK				7
18*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC			8
19*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC			9
20*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK			10
21*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK				11
22*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK_SRC			12
23*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC			13
24*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_INTF_CLK			14
25*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK			15
26*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC			16
27*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK			17
28*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC			18
29*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC		19
30*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK		20
31*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK			21
32*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC		22
33*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK			23
34*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC		24
35*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK	25
36*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK			26
37*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC			27
38*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK			28
39*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC			29
40*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC		30
41*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK		31
42*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK			32
43*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC		33
44*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK			34
45*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC		35
46*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK	36
47*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK			37
48*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC			38
49*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK			39
50*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC			40
51*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC		41
52*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK		42
53*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK			43
54*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC		44
55*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK			45
56*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC		46
57*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK			47
58*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC			48
59*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK			49
60*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC			50
61*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC		51
62*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK		52
63*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK			53
64*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC		54
65*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK				55
66*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC			56
67*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK				57
68*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK_SRC			58
69*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_MDP1_CLK				59
70*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK				60
71*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC			61
72*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT1_CLK			62
73*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK			63
74*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_NON_GDSC_AHB_CLK			64
75*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK				65
76*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC			66
77*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK				67
78*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK_SRC			68
79*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_ROT1_CLK				69
80*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_ROT_CLK				70
81*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_ROT_CLK_SRC			71
82*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK			72
83*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK			73
84*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC1_CLK				74
85*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK				75
86*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC			76
87*8bab661aSEmmanuel Vadot #define DISP_CC_SLEEP_CLK				77
88*8bab661aSEmmanuel Vadot #define DISP_CC_SLEEP_CLK_SRC				78
89*8bab661aSEmmanuel Vadot #define DISP_CC_XO_CLK					79
90*8bab661aSEmmanuel Vadot #define DISP_CC_XO_CLK_SRC				80
91*8bab661aSEmmanuel Vadot 
92*8bab661aSEmmanuel Vadot /* DISPCC resets */
93*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_CORE_BCR				0
94*8bab661aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR				1
95*8bab661aSEmmanuel Vadot 
96*8bab661aSEmmanuel Vadot /* DISPCC GDSCs */
97*8bab661aSEmmanuel Vadot #define MDSS_GDSC					0
98*8bab661aSEmmanuel Vadot #define MDSS_INT2_GDSC					1
99*8bab661aSEmmanuel Vadot 
100*8bab661aSEmmanuel Vadot #endif
101