xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/qcom,milos-dispcc.h (revision 833e5d42ab135b0238e61c5b3c19b8619677cbfa)
1*833e5d42SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*833e5d42SEmmanuel Vadot /*
3*833e5d42SEmmanuel Vadot  * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
4*833e5d42SEmmanuel Vadot  * Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com>
5*833e5d42SEmmanuel Vadot  */
6*833e5d42SEmmanuel Vadot 
7*833e5d42SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_MILOS_H
8*833e5d42SEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_DISP_CC_MILOS_H
9*833e5d42SEmmanuel Vadot 
10*833e5d42SEmmanuel Vadot /* DISP_CC clocks */
11*833e5d42SEmmanuel Vadot #define DISP_CC_PLL0						0
12*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_ACCU_CLK					1
13*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_AHB1_CLK					2
14*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK					3
15*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK_SRC				4
16*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK					5
17*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC				6
18*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				7
19*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK				8
20*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK				9
21*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC				10
22*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK				11
23*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK				12
24*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC				13
25*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC			14
26*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			15
27*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK				16
28*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			17
29*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK				18
30*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			19
31*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK		20
32*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK					21
33*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC				22
34*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_MDP1_CLK					23
35*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK					24
36*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC				25
37*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT1_CLK				26
38*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK				27
39*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_NON_GDSC_AHB_CLK				28
40*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK					29
41*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC				30
42*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK				31
43*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK				32
44*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC1_CLK					33
45*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK					34
46*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC				35
47*833e5d42SEmmanuel Vadot #define DISP_CC_SLEEP_CLK					36
48*833e5d42SEmmanuel Vadot #define DISP_CC_SLEEP_CLK_SRC					37
49*833e5d42SEmmanuel Vadot #define DISP_CC_XO_CLK						38
50*833e5d42SEmmanuel Vadot #define DISP_CC_XO_CLK_SRC					39
51*833e5d42SEmmanuel Vadot 
52*833e5d42SEmmanuel Vadot /* DISP_CC resets */
53*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_CORE_BCR					0
54*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_BCR				1
55*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR					2
56*833e5d42SEmmanuel Vadot 
57*833e5d42SEmmanuel Vadot /* DISP_CC power domains */
58*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_CORE_GDSC					0
59*833e5d42SEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_GDSC				1
60*833e5d42SEmmanuel Vadot 
61*833e5d42SEmmanuel Vadot #endif
62