1*5f62a964SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*5f62a964SEmmanuel Vadot /* 3*5f62a964SEmmanuel Vadot * Copyright (c) 2018,2020 The Linux Foundation. All rights reserved. 4*5f62a964SEmmanuel Vadot * Copyright (c) 2024 Qualcomm Innovation Center, Inc. All rights reserved. 5*5f62a964SEmmanuel Vadot */ 6*5f62a964SEmmanuel Vadot 7*5f62a964SEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_IPQ_GCC_IPQ5424_H 8*5f62a964SEmmanuel Vadot #define _DT_BINDINGS_CLOCK_IPQ_GCC_IPQ5424_H 9*5f62a964SEmmanuel Vadot 10*5f62a964SEmmanuel Vadot #define GPLL0 0 11*5f62a964SEmmanuel Vadot #define GPLL4 1 12*5f62a964SEmmanuel Vadot #define GPLL2 2 13*5f62a964SEmmanuel Vadot #define GPLL2_OUT_MAIN 3 14*5f62a964SEmmanuel Vadot #define GCC_SLEEP_CLK_SRC 4 15*5f62a964SEmmanuel Vadot #define GCC_APSS_DBG_CLK 5 16*5f62a964SEmmanuel Vadot #define GCC_USB0_EUD_AT_CLK 6 17*5f62a964SEmmanuel Vadot #define GCC_PCIE0_AXI_M_CLK_SRC 7 18*5f62a964SEmmanuel Vadot #define GCC_PCIE0_AXI_M_CLK 8 19*5f62a964SEmmanuel Vadot #define GCC_PCIE1_AXI_M_CLK_SRC 9 20*5f62a964SEmmanuel Vadot #define GCC_PCIE1_AXI_M_CLK 10 21*5f62a964SEmmanuel Vadot #define GCC_PCIE2_AXI_M_CLK_SRC 11 22*5f62a964SEmmanuel Vadot #define GCC_PCIE2_AXI_M_CLK 12 23*5f62a964SEmmanuel Vadot #define GCC_PCIE3_AXI_M_CLK_SRC 13 24*5f62a964SEmmanuel Vadot #define GCC_PCIE3_AXI_M_CLK 14 25*5f62a964SEmmanuel Vadot #define GCC_PCIE0_AXI_S_CLK_SRC 15 26*5f62a964SEmmanuel Vadot #define GCC_PCIE0_AXI_S_BRIDGE_CLK 16 27*5f62a964SEmmanuel Vadot #define GCC_PCIE0_AXI_S_CLK 17 28*5f62a964SEmmanuel Vadot #define GCC_PCIE1_AXI_S_CLK_SRC 18 29*5f62a964SEmmanuel Vadot #define GCC_PCIE1_AXI_S_BRIDGE_CLK 19 30*5f62a964SEmmanuel Vadot #define GCC_PCIE1_AXI_S_CLK 20 31*5f62a964SEmmanuel Vadot #define GCC_PCIE2_AXI_S_CLK_SRC 21 32*5f62a964SEmmanuel Vadot #define GCC_PCIE2_AXI_S_BRIDGE_CLK 22 33*5f62a964SEmmanuel Vadot #define GCC_PCIE2_AXI_S_CLK 23 34*5f62a964SEmmanuel Vadot #define GCC_PCIE3_AXI_S_CLK_SRC 24 35*5f62a964SEmmanuel Vadot #define GCC_PCIE3_AXI_S_BRIDGE_CLK 25 36*5f62a964SEmmanuel Vadot #define GCC_PCIE3_AXI_S_CLK 26 37*5f62a964SEmmanuel Vadot #define GCC_PCIE0_PIPE_CLK_SRC 27 38*5f62a964SEmmanuel Vadot #define GCC_PCIE0_PIPE_CLK 28 39*5f62a964SEmmanuel Vadot #define GCC_PCIE1_PIPE_CLK_SRC 29 40*5f62a964SEmmanuel Vadot #define GCC_PCIE1_PIPE_CLK 30 41*5f62a964SEmmanuel Vadot #define GCC_PCIE2_PIPE_CLK_SRC 31 42*5f62a964SEmmanuel Vadot #define GCC_PCIE2_PIPE_CLK 32 43*5f62a964SEmmanuel Vadot #define GCC_PCIE3_PIPE_CLK_SRC 33 44*5f62a964SEmmanuel Vadot #define GCC_PCIE3_PIPE_CLK 34 45*5f62a964SEmmanuel Vadot #define GCC_PCIE_AUX_CLK_SRC 35 46*5f62a964SEmmanuel Vadot #define GCC_PCIE0_AUX_CLK 36 47*5f62a964SEmmanuel Vadot #define GCC_PCIE1_AUX_CLK 37 48*5f62a964SEmmanuel Vadot #define GCC_PCIE2_AUX_CLK 38 49*5f62a964SEmmanuel Vadot #define GCC_PCIE3_AUX_CLK 39 50*5f62a964SEmmanuel Vadot #define GCC_PCIE0_AHB_CLK 40 51*5f62a964SEmmanuel Vadot #define GCC_PCIE1_AHB_CLK 41 52*5f62a964SEmmanuel Vadot #define GCC_PCIE2_AHB_CLK 42 53*5f62a964SEmmanuel Vadot #define GCC_PCIE3_AHB_CLK 43 54*5f62a964SEmmanuel Vadot #define GCC_USB0_AUX_CLK_SRC 44 55*5f62a964SEmmanuel Vadot #define GCC_USB0_AUX_CLK 45 56*5f62a964SEmmanuel Vadot #define GCC_USB0_MASTER_CLK 46 57*5f62a964SEmmanuel Vadot #define GCC_USB0_MOCK_UTMI_CLK_SRC 47 58*5f62a964SEmmanuel Vadot #define GCC_USB0_MOCK_UTMI_DIV_CLK_SRC 48 59*5f62a964SEmmanuel Vadot #define GCC_USB0_MOCK_UTMI_CLK 49 60*5f62a964SEmmanuel Vadot #define GCC_USB0_PIPE_CLK_SRC 50 61*5f62a964SEmmanuel Vadot #define GCC_USB0_PIPE_CLK 51 62*5f62a964SEmmanuel Vadot #define GCC_USB0_PHY_CFG_AHB_CLK 52 63*5f62a964SEmmanuel Vadot #define GCC_USB0_SLEEP_CLK 53 64*5f62a964SEmmanuel Vadot #define GCC_SDCC1_APPS_CLK_SRC 54 65*5f62a964SEmmanuel Vadot #define GCC_SDCC1_APPS_CLK 55 66*5f62a964SEmmanuel Vadot #define GCC_SDCC1_ICE_CORE_CLK_SRC 56 67*5f62a964SEmmanuel Vadot #define GCC_SDCC1_ICE_CORE_CLK 57 68*5f62a964SEmmanuel Vadot #define GCC_SDCC1_AHB_CLK 58 69*5f62a964SEmmanuel Vadot #define GCC_PCNOC_BFDCD_CLK_SRC 59 70*5f62a964SEmmanuel Vadot #define GCC_NSSCFG_CLK 60 71*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_NSSCC_CLK 61 72*5f62a964SEmmanuel Vadot #define GCC_NSSCC_CLK 62 73*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_PCNOC_1_CLK 63 74*5f62a964SEmmanuel Vadot #define GCC_QPIC_AHB_CLK 64 75*5f62a964SEmmanuel Vadot #define GCC_QPIC_CLK 65 76*5f62a964SEmmanuel Vadot #define GCC_MDIO_AHB_CLK 66 77*5f62a964SEmmanuel Vadot #define GCC_PRNG_AHB_CLK 67 78*5f62a964SEmmanuel Vadot #define GCC_UNIPHY0_AHB_CLK 68 79*5f62a964SEmmanuel Vadot #define GCC_UNIPHY1_AHB_CLK 69 80*5f62a964SEmmanuel Vadot #define GCC_UNIPHY2_AHB_CLK 70 81*5f62a964SEmmanuel Vadot #define GCC_CMN_12GPLL_AHB_CLK 71 82*5f62a964SEmmanuel Vadot #define GCC_SYSTEM_NOC_BFDCD_CLK_SRC 72 83*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_SNOC_CLK 73 84*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_SNOC_1_CLK 74 85*5f62a964SEmmanuel Vadot #define GCC_WCSS_AHB_CLK_SRC 75 86*5f62a964SEmmanuel Vadot #define GCC_QDSS_AT_CLK_SRC 76 87*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_ATB_CLK 77 88*5f62a964SEmmanuel Vadot #define GCC_QDSS_AT_CLK 78 89*5f62a964SEmmanuel Vadot #define GCC_QDSS_TSCTR_CLK_SRC 79 90*5f62a964SEmmanuel Vadot #define GCC_NSS_TS_CLK 80 91*5f62a964SEmmanuel Vadot #define GCC_QPIC_IO_MACRO_CLK_SRC 81 92*5f62a964SEmmanuel Vadot #define GCC_QPIC_IO_MACRO_CLK 82 93*5f62a964SEmmanuel Vadot #define GCC_LPASS_AXIM_CLK_SRC 83 94*5f62a964SEmmanuel Vadot #define GCC_LPASS_CORE_AXIM_CLK 84 95*5f62a964SEmmanuel Vadot #define GCC_LPASS_SWAY_CLK_SRC 85 96*5f62a964SEmmanuel Vadot #define GCC_LPASS_SWAY_CLK 86 97*5f62a964SEmmanuel Vadot #define GCC_CNOC_LPASS_CFG_CLK 87 98*5f62a964SEmmanuel Vadot #define GCC_SNOC_LPASS_CLK 88 99*5f62a964SEmmanuel Vadot #define GCC_ADSS_PWM_CLK_SRC 89 100*5f62a964SEmmanuel Vadot #define GCC_ADSS_PWM_CLK 90 101*5f62a964SEmmanuel Vadot #define GCC_XO_CLK_SRC 91 102*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_XO_DCD_CLK 92 103*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_QOSGEN_REF_CLK 93 104*5f62a964SEmmanuel Vadot #define GCC_NSSNOC_TIMEOUT_REF_CLK 94 105*5f62a964SEmmanuel Vadot #define GCC_UNIPHY0_SYS_CLK 95 106*5f62a964SEmmanuel Vadot #define GCC_UNIPHY1_SYS_CLK 96 107*5f62a964SEmmanuel Vadot #define GCC_UNIPHY2_SYS_CLK 97 108*5f62a964SEmmanuel Vadot #define GCC_CMN_12GPLL_SYS_CLK 98 109*5f62a964SEmmanuel Vadot #define GCC_UNIPHY_SYS_CLK_SRC 99 110*5f62a964SEmmanuel Vadot #define GCC_NSS_TS_CLK_SRC 100 111*5f62a964SEmmanuel Vadot #define GCC_ANOC_PCIE0_1LANE_M_CLK 101 112*5f62a964SEmmanuel Vadot #define GCC_ANOC_PCIE1_1LANE_M_CLK 102 113*5f62a964SEmmanuel Vadot #define GCC_ANOC_PCIE2_2LANE_M_CLK 103 114*5f62a964SEmmanuel Vadot #define GCC_ANOC_PCIE3_2LANE_M_CLK 104 115*5f62a964SEmmanuel Vadot #define GCC_CNOC_PCIE0_1LANE_S_CLK 105 116*5f62a964SEmmanuel Vadot #define GCC_CNOC_PCIE1_1LANE_S_CLK 106 117*5f62a964SEmmanuel Vadot #define GCC_CNOC_PCIE2_2LANE_S_CLK 107 118*5f62a964SEmmanuel Vadot #define GCC_CNOC_PCIE3_2LANE_S_CLK 108 119*5f62a964SEmmanuel Vadot #define GCC_CNOC_USB_CLK 109 120*5f62a964SEmmanuel Vadot #define GCC_CNOC_WCSS_AHB_CLK 110 121*5f62a964SEmmanuel Vadot #define GCC_QUPV3_AHB_MST_CLK 111 122*5f62a964SEmmanuel Vadot #define GCC_QUPV3_AHB_SLV_CLK 112 123*5f62a964SEmmanuel Vadot #define GCC_QUPV3_I2C0_CLK 113 124*5f62a964SEmmanuel Vadot #define GCC_QUPV3_I2C1_CLK 114 125*5f62a964SEmmanuel Vadot #define GCC_QUPV3_SPI0_CLK 115 126*5f62a964SEmmanuel Vadot #define GCC_QUPV3_SPI1_CLK 116 127*5f62a964SEmmanuel Vadot #define GCC_QUPV3_UART0_CLK 117 128*5f62a964SEmmanuel Vadot #define GCC_QUPV3_UART1_CLK 118 129*5f62a964SEmmanuel Vadot #define GCC_QPIC_CLK_SRC 119 130*5f62a964SEmmanuel Vadot #define GCC_QUPV3_I2C0_CLK_SRC 120 131*5f62a964SEmmanuel Vadot #define GCC_QUPV3_I2C1_CLK_SRC 121 132*5f62a964SEmmanuel Vadot #define GCC_QUPV3_I2C0_DIV_CLK_SRC 122 133*5f62a964SEmmanuel Vadot #define GCC_QUPV3_I2C1_DIV_CLK_SRC 123 134*5f62a964SEmmanuel Vadot #define GCC_QUPV3_SPI0_CLK_SRC 124 135*5f62a964SEmmanuel Vadot #define GCC_QUPV3_SPI1_CLK_SRC 125 136*5f62a964SEmmanuel Vadot #define GCC_QUPV3_UART0_CLK_SRC 126 137*5f62a964SEmmanuel Vadot #define GCC_QUPV3_UART1_CLK_SRC 127 138*5f62a964SEmmanuel Vadot #define GCC_USB1_MASTER_CLK 128 139*5f62a964SEmmanuel Vadot #define GCC_USB1_MOCK_UTMI_CLK_SRC 129 140*5f62a964SEmmanuel Vadot #define GCC_USB1_MOCK_UTMI_DIV_CLK_SRC 130 141*5f62a964SEmmanuel Vadot #define GCC_USB1_MOCK_UTMI_CLK 131 142*5f62a964SEmmanuel Vadot #define GCC_USB1_SLEEP_CLK 132 143*5f62a964SEmmanuel Vadot #define GCC_USB1_PHY_CFG_AHB_CLK 133 144*5f62a964SEmmanuel Vadot #define GCC_USB0_MASTER_CLK_SRC 134 145*5f62a964SEmmanuel Vadot #define GCC_QDSS_DAP_CLK 135 146*5f62a964SEmmanuel Vadot #define GCC_PCIE0_RCHNG_CLK_SRC 136 147*5f62a964SEmmanuel Vadot #define GCC_PCIE0_RCHNG_CLK 137 148*5f62a964SEmmanuel Vadot #define GCC_PCIE1_RCHNG_CLK_SRC 138 149*5f62a964SEmmanuel Vadot #define GCC_PCIE1_RCHNG_CLK 139 150*5f62a964SEmmanuel Vadot #define GCC_PCIE2_RCHNG_CLK_SRC 140 151*5f62a964SEmmanuel Vadot #define GCC_PCIE2_RCHNG_CLK 141 152*5f62a964SEmmanuel Vadot #define GCC_PCIE3_RCHNG_CLK_SRC 142 153*5f62a964SEmmanuel Vadot #define GCC_PCIE3_RCHNG_CLK 143 154*5f62a964SEmmanuel Vadot #define GCC_IM_SLEEP_CLK 144 155*5f62a964SEmmanuel Vadot 156*5f62a964SEmmanuel Vadot #endif 157