xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/mt8167-clk.h (revision 6be3386466ab79a84b48429ae66244f21526d3df)
1*6be33864SEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*6be33864SEmmanuel Vadot /*
3*6be33864SEmmanuel Vadot  * Copyright (c) 2020 MediaTek Inc.
4*6be33864SEmmanuel Vadot  * Copyright (c) 2020 BayLibre, SAS.
5*6be33864SEmmanuel Vadot  * Author: James Liao <jamesjj.liao@mediatek.com>
6*6be33864SEmmanuel Vadot  *         Fabien Parent <fparent@baylibre.com>
7*6be33864SEmmanuel Vadot  */
8*6be33864SEmmanuel Vadot 
9*6be33864SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT8167_H
10*6be33864SEmmanuel Vadot #define _DT_BINDINGS_CLK_MT8167_H
11*6be33864SEmmanuel Vadot 
12*6be33864SEmmanuel Vadot /* MT8167 is based on MT8516 */
13*6be33864SEmmanuel Vadot #include <dt-bindings/clock/mt8516-clk.h>
14*6be33864SEmmanuel Vadot 
15*6be33864SEmmanuel Vadot /* APMIXEDSYS */
16*6be33864SEmmanuel Vadot 
17*6be33864SEmmanuel Vadot #define CLK_APMIXED_TVDPLL		(CLK_APMIXED_NR_CLK + 0)
18*6be33864SEmmanuel Vadot #define CLK_APMIXED_LVDSPLL		(CLK_APMIXED_NR_CLK + 1)
19*6be33864SEmmanuel Vadot #define CLK_APMIXED_HDMI_REF		(CLK_APMIXED_NR_CLK + 2)
20*6be33864SEmmanuel Vadot #define MT8167_CLK_APMIXED_NR_CLK	(CLK_APMIXED_NR_CLK + 3)
21*6be33864SEmmanuel Vadot 
22*6be33864SEmmanuel Vadot /* TOPCKGEN */
23*6be33864SEmmanuel Vadot 
24*6be33864SEmmanuel Vadot #define CLK_TOP_DSI0_LNTC_DSICK		(CLK_TOP_NR_CLK + 0)
25*6be33864SEmmanuel Vadot #define CLK_TOP_VPLL_DPIX		(CLK_TOP_NR_CLK + 1)
26*6be33864SEmmanuel Vadot #define CLK_TOP_LVDSTX_CLKDIG_CTS	(CLK_TOP_NR_CLK + 2)
27*6be33864SEmmanuel Vadot #define CLK_TOP_HDMTX_CLKDIG_CTS	(CLK_TOP_NR_CLK + 3)
28*6be33864SEmmanuel Vadot #define CLK_TOP_LVDSPLL			(CLK_TOP_NR_CLK + 4)
29*6be33864SEmmanuel Vadot #define CLK_TOP_LVDSPLL_D2		(CLK_TOP_NR_CLK + 5)
30*6be33864SEmmanuel Vadot #define CLK_TOP_LVDSPLL_D4		(CLK_TOP_NR_CLK + 6)
31*6be33864SEmmanuel Vadot #define CLK_TOP_LVDSPLL_D8		(CLK_TOP_NR_CLK + 7)
32*6be33864SEmmanuel Vadot #define CLK_TOP_MIPI_26M		(CLK_TOP_NR_CLK + 8)
33*6be33864SEmmanuel Vadot #define CLK_TOP_TVDPLL			(CLK_TOP_NR_CLK + 9)
34*6be33864SEmmanuel Vadot #define CLK_TOP_TVDPLL_D2		(CLK_TOP_NR_CLK + 10)
35*6be33864SEmmanuel Vadot #define CLK_TOP_TVDPLL_D4		(CLK_TOP_NR_CLK + 11)
36*6be33864SEmmanuel Vadot #define CLK_TOP_TVDPLL_D8		(CLK_TOP_NR_CLK + 12)
37*6be33864SEmmanuel Vadot #define CLK_TOP_TVDPLL_D16		(CLK_TOP_NR_CLK + 13)
38*6be33864SEmmanuel Vadot #define CLK_TOP_PWM_MM			(CLK_TOP_NR_CLK + 14)
39*6be33864SEmmanuel Vadot #define CLK_TOP_CAM_MM			(CLK_TOP_NR_CLK + 15)
40*6be33864SEmmanuel Vadot #define CLK_TOP_MFG_MM			(CLK_TOP_NR_CLK + 16)
41*6be33864SEmmanuel Vadot #define CLK_TOP_SPM_52M			(CLK_TOP_NR_CLK + 17)
42*6be33864SEmmanuel Vadot #define CLK_TOP_MIPI_26M_DBG		(CLK_TOP_NR_CLK + 18)
43*6be33864SEmmanuel Vadot #define CLK_TOP_SCAM_MM			(CLK_TOP_NR_CLK + 19)
44*6be33864SEmmanuel Vadot #define CLK_TOP_SMI_MM			(CLK_TOP_NR_CLK + 20)
45*6be33864SEmmanuel Vadot #define CLK_TOP_26M_HDMI_SIFM		(CLK_TOP_NR_CLK + 21)
46*6be33864SEmmanuel Vadot #define CLK_TOP_26M_CEC			(CLK_TOP_NR_CLK + 22)
47*6be33864SEmmanuel Vadot #define CLK_TOP_32K_CEC			(CLK_TOP_NR_CLK + 23)
48*6be33864SEmmanuel Vadot #define CLK_TOP_GCPU_B			(CLK_TOP_NR_CLK + 24)
49*6be33864SEmmanuel Vadot #define CLK_TOP_RG_VDEC			(CLK_TOP_NR_CLK + 25)
50*6be33864SEmmanuel Vadot #define CLK_TOP_RG_FDPI0		(CLK_TOP_NR_CLK + 26)
51*6be33864SEmmanuel Vadot #define CLK_TOP_RG_FDPI1		(CLK_TOP_NR_CLK + 27)
52*6be33864SEmmanuel Vadot #define CLK_TOP_RG_AXI_MFG		(CLK_TOP_NR_CLK + 28)
53*6be33864SEmmanuel Vadot #define CLK_TOP_RG_SLOW_MFG		(CLK_TOP_NR_CLK + 29)
54*6be33864SEmmanuel Vadot #define CLK_TOP_GFMUX_EMI1X_SEL		(CLK_TOP_NR_CLK + 30)
55*6be33864SEmmanuel Vadot #define CLK_TOP_CSW_MUX_MFG_SEL		(CLK_TOP_NR_CLK + 31)
56*6be33864SEmmanuel Vadot #define CLK_TOP_CAMTG_MM_SEL		(CLK_TOP_NR_CLK + 32)
57*6be33864SEmmanuel Vadot #define CLK_TOP_PWM_MM_SEL		(CLK_TOP_NR_CLK + 33)
58*6be33864SEmmanuel Vadot #define CLK_TOP_SPM_52M_SEL		(CLK_TOP_NR_CLK + 34)
59*6be33864SEmmanuel Vadot #define CLK_TOP_MFG_MM_SEL		(CLK_TOP_NR_CLK + 35)
60*6be33864SEmmanuel Vadot #define CLK_TOP_SMI_MM_SEL		(CLK_TOP_NR_CLK + 36)
61*6be33864SEmmanuel Vadot #define CLK_TOP_SCAM_MM_SEL		(CLK_TOP_NR_CLK + 37)
62*6be33864SEmmanuel Vadot #define CLK_TOP_VDEC_MM_SEL		(CLK_TOP_NR_CLK + 38)
63*6be33864SEmmanuel Vadot #define CLK_TOP_DPI0_MM_SEL		(CLK_TOP_NR_CLK + 39)
64*6be33864SEmmanuel Vadot #define CLK_TOP_DPI1_MM_SEL		(CLK_TOP_NR_CLK + 40)
65*6be33864SEmmanuel Vadot #define CLK_TOP_AXI_MFG_IN_SEL		(CLK_TOP_NR_CLK + 41)
66*6be33864SEmmanuel Vadot #define CLK_TOP_SLOW_MFG_SEL		(CLK_TOP_NR_CLK + 42)
67*6be33864SEmmanuel Vadot #define MT8167_CLK_TOP_NR_CLK		(CLK_TOP_NR_CLK + 43)
68*6be33864SEmmanuel Vadot 
69*6be33864SEmmanuel Vadot /* MFGCFG */
70*6be33864SEmmanuel Vadot 
71*6be33864SEmmanuel Vadot #define CLK_MFG_BAXI			0
72*6be33864SEmmanuel Vadot #define CLK_MFG_BMEM			1
73*6be33864SEmmanuel Vadot #define CLK_MFG_BG3D			2
74*6be33864SEmmanuel Vadot #define CLK_MFG_B26M			3
75*6be33864SEmmanuel Vadot #define CLK_MFG_NR_CLK			4
76*6be33864SEmmanuel Vadot 
77*6be33864SEmmanuel Vadot /* MMSYS */
78*6be33864SEmmanuel Vadot 
79*6be33864SEmmanuel Vadot #define CLK_MM_SMI_COMMON		0
80*6be33864SEmmanuel Vadot #define CLK_MM_SMI_LARB0		1
81*6be33864SEmmanuel Vadot #define CLK_MM_CAM_MDP			2
82*6be33864SEmmanuel Vadot #define CLK_MM_MDP_RDMA			3
83*6be33864SEmmanuel Vadot #define CLK_MM_MDP_RSZ0			4
84*6be33864SEmmanuel Vadot #define CLK_MM_MDP_RSZ1			5
85*6be33864SEmmanuel Vadot #define CLK_MM_MDP_TDSHP		6
86*6be33864SEmmanuel Vadot #define CLK_MM_MDP_WDMA			7
87*6be33864SEmmanuel Vadot #define CLK_MM_MDP_WROT			8
88*6be33864SEmmanuel Vadot #define CLK_MM_FAKE_ENG			9
89*6be33864SEmmanuel Vadot #define CLK_MM_DISP_OVL0		10
90*6be33864SEmmanuel Vadot #define CLK_MM_DISP_RDMA0		11
91*6be33864SEmmanuel Vadot #define CLK_MM_DISP_RDMA1		12
92*6be33864SEmmanuel Vadot #define CLK_MM_DISP_WDMA		13
93*6be33864SEmmanuel Vadot #define CLK_MM_DISP_COLOR		14
94*6be33864SEmmanuel Vadot #define CLK_MM_DISP_CCORR		15
95*6be33864SEmmanuel Vadot #define CLK_MM_DISP_AAL			16
96*6be33864SEmmanuel Vadot #define CLK_MM_DISP_GAMMA		17
97*6be33864SEmmanuel Vadot #define CLK_MM_DISP_DITHER		18
98*6be33864SEmmanuel Vadot #define CLK_MM_DISP_UFOE		19
99*6be33864SEmmanuel Vadot #define CLK_MM_DISP_PWM_MM		20
100*6be33864SEmmanuel Vadot #define CLK_MM_DISP_PWM_26M		21
101*6be33864SEmmanuel Vadot #define CLK_MM_DSI_ENGINE		22
102*6be33864SEmmanuel Vadot #define CLK_MM_DSI_DIGITAL		23
103*6be33864SEmmanuel Vadot #define CLK_MM_DPI0_ENGINE		24
104*6be33864SEmmanuel Vadot #define CLK_MM_DPI0_PXL			25
105*6be33864SEmmanuel Vadot #define CLK_MM_LVDS_PXL			26
106*6be33864SEmmanuel Vadot #define CLK_MM_LVDS_CTS			27
107*6be33864SEmmanuel Vadot #define CLK_MM_DPI1_ENGINE		28
108*6be33864SEmmanuel Vadot #define CLK_MM_DPI1_PXL			29
109*6be33864SEmmanuel Vadot #define CLK_MM_HDMI_PXL			30
110*6be33864SEmmanuel Vadot #define CLK_MM_HDMI_SPDIF		31
111*6be33864SEmmanuel Vadot #define CLK_MM_HDMI_ADSP_BCK		32
112*6be33864SEmmanuel Vadot #define CLK_MM_HDMI_PLL			33
113*6be33864SEmmanuel Vadot #define CLK_MM_NR_CLK			34
114*6be33864SEmmanuel Vadot 
115*6be33864SEmmanuel Vadot /* IMGSYS */
116*6be33864SEmmanuel Vadot 
117*6be33864SEmmanuel Vadot #define CLK_IMG_LARB1_SMI		0
118*6be33864SEmmanuel Vadot #define CLK_IMG_CAM_SMI			1
119*6be33864SEmmanuel Vadot #define CLK_IMG_CAM_CAM			2
120*6be33864SEmmanuel Vadot #define CLK_IMG_SEN_TG			3
121*6be33864SEmmanuel Vadot #define CLK_IMG_SEN_CAM			4
122*6be33864SEmmanuel Vadot #define CLK_IMG_VENC			5
123*6be33864SEmmanuel Vadot #define CLK_IMG_NR_CLK			6
124*6be33864SEmmanuel Vadot 
125*6be33864SEmmanuel Vadot /* VDECSYS */
126*6be33864SEmmanuel Vadot 
127*6be33864SEmmanuel Vadot #define CLK_VDEC_CKEN			0
128*6be33864SEmmanuel Vadot #define CLK_VDEC_LARB1_CKEN		1
129*6be33864SEmmanuel Vadot #define CLK_VDEC_NR_CLK			2
130*6be33864SEmmanuel Vadot 
131*6be33864SEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT8167_H */
132