1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (c) 2014 MediaTek Inc. 4*c66ec88fSEmmanuel Vadot * Author: James Liao <jamesjj.liao@mediatek.com> 5*c66ec88fSEmmanuel Vadot */ 6*c66ec88fSEmmanuel Vadot 7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT8135_H 8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT8135_H 9*c66ec88fSEmmanuel Vadot 10*c66ec88fSEmmanuel Vadot /* TOPCKGEN */ 11*c66ec88fSEmmanuel Vadot 12*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSI0_LNTC_DSICLK 1 13*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMITX_CLKDIG_CTS 2 14*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLKPH_MCK 3 15*c66ec88fSEmmanuel Vadot #define CLK_TOP_CPUM_TCK_IN 4 16*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_806M 5 17*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_537P3M 6 18*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_322P4M 7 19*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_230P3M 8 20*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_624M 9 21*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_416M 10 22*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_249P6M 11 23*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_178P3M 12 24*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_48M 13 25*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D2 14 26*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D3 15 27*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D5 16 28*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D7 17 29*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D4 18 30*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D6 19 31*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D2 20 32*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D4 21 33*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D6 22 34*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D8 23 35*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D10 24 36*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D12 25 37*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D16 26 38*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D24 27 39*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D3 28 40*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D2P5 29 41*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D5 30 42*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D3P5 31 43*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D2 32 44*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D4 33 45*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D6 34 46*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D8 35 47*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D10 36 48*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D2 37 49*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D4 38 50*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D6 39 51*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D8 40 52*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3 41 53*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5 42 54*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D7 43 55*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D10 44 56*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D26 45 57*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL 46 58*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_D4 47 59*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_D8 48 60*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_D16 49 61*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_D24 50 62*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D2 51 63*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D4 52 64*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D8 53 65*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSTX_CLKDIG_CT 54 66*c66ec88fSEmmanuel Vadot #define CLK_TOP_VPLL_DPIX 55 67*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVHDMI_H 56 68*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMITX_CLKDIG_D2 57 69*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMITX_CLKDIG_D3 58 70*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVHDMI_D2 59 71*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVHDMI_D4 60 72*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEMPLL_MCK_D4 61 73*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_SEL 62 74*c66ec88fSEmmanuel Vadot #define CLK_TOP_SMI_SEL 63 75*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFG_SEL 64 76*c66ec88fSEmmanuel Vadot #define CLK_TOP_IRDA_SEL 65 77*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAM_SEL 66 78*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_INTBUS_SEL 67 79*c66ec88fSEmmanuel Vadot #define CLK_TOP_JPG_SEL 68 80*c66ec88fSEmmanuel Vadot #define CLK_TOP_DISP_SEL 69 81*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1_SEL 70 82*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_2_SEL 71 83*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_3_SEL 72 84*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_4_SEL 73 85*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_SEL 74 86*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENC_SEL 75 87*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI_SEL 76 88*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART_SEL 77 89*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_SEL 78 90*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG_SEL 79 91*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO_SEL 80 92*c66ec88fSEmmanuel Vadot #define CLK_TOP_FIX_SEL 81 93*c66ec88fSEmmanuel Vadot #define CLK_TOP_VDEC_SEL 82 94*c66ec88fSEmmanuel Vadot #define CLK_TOP_DDRPHYCFG_SEL 83 95*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPILVDS_SEL 84 96*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICSPI_SEL 85 97*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_0_SEL 86 98*c66ec88fSEmmanuel Vadot #define CLK_TOP_SMI_MFG_AS_SEL 87 99*c66ec88fSEmmanuel Vadot #define CLK_TOP_GCPU_SEL 88 100*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPI1_SEL 89 101*c66ec88fSEmmanuel Vadot #define CLK_TOP_CCI_SEL 90 102*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_SEL 91 103*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMIPLL_SEL 92 104*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_CLK 93 105*c66ec88fSEmmanuel Vadot 106*c66ec88fSEmmanuel Vadot /* APMIXED_SYS */ 107*c66ec88fSEmmanuel Vadot 108*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL1 1 109*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL2 2 110*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL 3 111*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIVPLL 4 112*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMPLL 5 113*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL 6 114*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TVDPLL 7 115*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_LVDSPLL 8 116*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_AUDPLL 9 117*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_VDECPLL 10 118*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR_CLK 11 119*c66ec88fSEmmanuel Vadot 120*c66ec88fSEmmanuel Vadot /* INFRA_SYS */ 121*c66ec88fSEmmanuel Vadot 122*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMIC_WRAP 1 123*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMICSPI 2 124*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF1_AP_CTRL 3 125*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF0_AP_CTRL 4 126*c66ec88fSEmmanuel Vadot #define CLK_INFRA_KP 5 127*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CPUM 6 128*c66ec88fSEmmanuel Vadot #define CLK_INFRA_M4U 7 129*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MFGAXI 8 130*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DEVAPC 9 131*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUDIO 10 132*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MFG_BUS 11 133*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SMI 12 134*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DBGCLK 13 135*c66ec88fSEmmanuel Vadot #define CLK_INFRA_NR_CLK 14 136*c66ec88fSEmmanuel Vadot 137*c66ec88fSEmmanuel Vadot /* PERI_SYS */ 138*c66ec88fSEmmanuel Vadot 139*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C5 1 140*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C4 2 141*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C3 3 142*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C2 4 143*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C1 5 144*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C0 6 145*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3 7 146*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2 8 147*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1 9 148*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0 10 149*c66ec88fSEmmanuel Vadot #define CLK_PERI_IRDA 11 150*c66ec88fSEmmanuel Vadot #define CLK_PERI_NLI 12 151*c66ec88fSEmmanuel Vadot #define CLK_PERI_MD_HIF 13 152*c66ec88fSEmmanuel Vadot #define CLK_PERI_AP_HIF 14 153*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_3 15 154*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_2 16 155*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_1 17 156*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC20_2 18 157*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC20_1 19 158*c66ec88fSEmmanuel Vadot #define CLK_PERI_AP_DMA 20 159*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB1 21 160*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB0 22 161*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM 23 162*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM7 24 163*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM6 25 164*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM5 26 165*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM4 27 166*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM3 28 167*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM2 29 168*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM1 30 169*c66ec88fSEmmanuel Vadot #define CLK_PERI_THERM 31 170*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFI 32 171*c66ec88fSEmmanuel Vadot #define CLK_PERI_USBSLV 33 172*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB1_MCU 34 173*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB0_MCU 35 174*c66ec88fSEmmanuel Vadot #define CLK_PERI_GCPU 36 175*c66ec88fSEmmanuel Vadot #define CLK_PERI_FHCTL 37 176*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI1 38 177*c66ec88fSEmmanuel Vadot #define CLK_PERI_AUXADC 39 178*c66ec88fSEmmanuel Vadot #define CLK_PERI_PERI_PWRAP 40 179*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C6 41 180*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0_SEL 42 181*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1_SEL 43 182*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2_SEL 44 183*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3_SEL 45 184*c66ec88fSEmmanuel Vadot #define CLK_PERI_NR_CLK 46 185*c66ec88fSEmmanuel Vadot 186*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT8135_H */ 187