1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (c) 2014 MediaTek Inc. 4*c66ec88fSEmmanuel Vadot * Author: Shunli Wang <shunli.wang@mediatek.com> 5*c66ec88fSEmmanuel Vadot */ 6*c66ec88fSEmmanuel Vadot 7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT2701_H 8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT2701_H 9*c66ec88fSEmmanuel Vadot 10*c66ec88fSEmmanuel Vadot /* TOPCKGEN */ 11*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL 1 12*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D2 2 13*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D3 3 14*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D5 4 15*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D7 5 16*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D2 6 17*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D4 7 18*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D8 8 19*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D16 9 20*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D2 10 21*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D4 11 22*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D8 12 23*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D2 13 24*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D4 14 25*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D2 15 26*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D4 16 27*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL 17 28*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2 18 29*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3 19 30*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5 20 31*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D7 21 32*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D26 22 33*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D52 23 34*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D108 24 35*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_PHY48M 25 36*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D2 26 37*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D4 27 38*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D8 28 39*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D2 29 40*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D4 30 41*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D8 31 42*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D16 32 43*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D32 33 44*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D2 34 45*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D4 35 46*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D8 36 47*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL 37 48*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D2 38 49*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D4 39 50*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D8 40 51*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL 41 52*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D2 42 53*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL 43 54*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL_D2 44 55*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL_D4 45 56*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL_X2 46 57*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL 47 58*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D2 48 59*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D4 49 60*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVD2PLL 50 61*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVD2PLL_D2 51 62*c66ec88fSEmmanuel Vadot #define CLK_TOP_HADDS2PLL_98M 52 63*c66ec88fSEmmanuel Vadot #define CLK_TOP_HADDS2PLL_294M 53 64*c66ec88fSEmmanuel Vadot #define CLK_TOP_HADDS2_FB 54 65*c66ec88fSEmmanuel Vadot #define CLK_TOP_MIPIPLL_D2 55 66*c66ec88fSEmmanuel Vadot #define CLK_TOP_MIPIPLL_D4 56 67*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMIPLL 57 68*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMIPLL_D2 58 69*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMIPLL_D3 59 70*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMI_SCL_RX 60 71*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMI_0_PIX340M 61 72*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMI_0_DEEP340M 62 73*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMI_0_PLL340M 63 74*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD1PLL_98M 64 75*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD2PLL_90M 65 76*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDPLL 66 77*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDPLL_D4 67 78*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDPLL_D8 68 79*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDPLL_D16 69 80*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDPLL_D24 70 81*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETHPLL_500M 71 82*c66ec88fSEmmanuel Vadot #define CLK_TOP_VDECPLL 72 83*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENCPLL 73 84*c66ec88fSEmmanuel Vadot #define CLK_TOP_MIPIPLL 74 85*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMPLL_1P3G 75 86*c66ec88fSEmmanuel Vadot 87*c66ec88fSEmmanuel Vadot #define CLK_TOP_MM_SEL 76 88*c66ec88fSEmmanuel Vadot #define CLK_TOP_DDRPHYCFG_SEL 77 89*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_SEL 78 90*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_SEL 79 91*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG_SEL 80 92*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFG_SEL 81 93*c66ec88fSEmmanuel Vadot #define CLK_TOP_VDEC_SEL 82 94*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_SEL 83 95*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_0_SEL 84 96*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_SEL 85 97*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI0_SEL 86 98*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART_SEL 87 99*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDINTBUS_SEL 88 100*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO_SEL 89 101*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_2_SEL 90 102*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1_SEL 91 103*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPI1_SEL 92 104*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPI0_SEL 93 105*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCP_SEL 94 106*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICSPI_SEL 95 107*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_SEL 96 108*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMI_SEL 97 109*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVE_SEL 98 110*c66ec88fSEmmanuel Vadot #define CLK_TOP_EMMC_HCLK_SEL 99 111*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI2X_SEL 100 112*c66ec88fSEmmanuel Vadot #define CLK_TOP_RTC_SEL 101 113*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSD_SEL 102 114*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_SEL 103 115*c66ec88fSEmmanuel Vadot #define CLK_TOP_DI_SEL 104 116*c66ec88fSEmmanuel Vadot #define CLK_TOP_FLASH_SEL 105 117*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_M_SEL 106 118*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_I_SEL 107 119*c66ec88fSEmmanuel Vadot #define CLK_TOP_INTDIR_SEL 108 120*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMIRX_BIST_SEL 109 121*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETHIF_SEL 110 122*c66ec88fSEmmanuel Vadot #define CLK_TOP_MS_CARD_SEL 111 123*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_H_SEL 112 124*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI1_SEL 113 125*c66ec88fSEmmanuel Vadot #define CLK_TOP_CMSYS_SEL 114 126*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_3_SEL 115 127*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMIRX26_24_SEL 116 128*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD2DVD_SEL 117 129*c66ec88fSEmmanuel Vadot #define CLK_TOP_8BDAC_SEL 118 130*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI2_SEL 119 131*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_MUX1_SEL 120 132*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_MUX2_SEL 121 133*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDPLL_MUX_SEL 122 134*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K1_SRC_SEL 123 135*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K2_SRC_SEL 124 136*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K3_SRC_SEL 125 137*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K4_SRC_SEL 126 138*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K5_SRC_SEL 127 139*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K6_SRC_SEL 128 140*c66ec88fSEmmanuel Vadot #define CLK_TOP_PADMCLK_SEL 129 141*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_EXTCK1_DIV 130 142*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_EXTCK2_DIV 131 143*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_MUX1_DIV 132 144*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_MUX2_DIV 133 145*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K1_SRC_DIV 134 146*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K2_SRC_DIV 135 147*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K3_SRC_DIV 136 148*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K4_SRC_DIV 137 149*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K5_SRC_DIV 138 150*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_K6_SRC_DIV 139 151*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S1_MCLK 140 152*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S2_MCLK 141 153*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S3_MCLK 142 154*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S4_MCLK 143 155*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S5_MCLK 144 156*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S6_MCLK 145 157*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_48K_TIMING 146 158*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_44K_TIMING 147 159*c66ec88fSEmmanuel Vadot 160*c66ec88fSEmmanuel Vadot #define CLK_TOP_32K_INTERNAL 148 161*c66ec88fSEmmanuel Vadot #define CLK_TOP_32K_EXTERNAL 149 162*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK26M_D8 150 163*c66ec88fSEmmanuel Vadot #define CLK_TOP_8BDAC 151 164*c66ec88fSEmmanuel Vadot #define CLK_TOP_WBG_DIG_416M 152 165*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPI 153 166*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSI0_LNTC_DSI 154 167*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_EXT1 155 168*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_EXT2 156 169*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI1X_PAD 157 170*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXISEL_D4 158 171*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR 159 172*c66ec88fSEmmanuel Vadot 173*c66ec88fSEmmanuel Vadot /* APMIXEDSYS */ 174*c66ec88fSEmmanuel Vadot 175*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL 1 176*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL 2 177*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIVPLL 3 178*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMPLL 4 179*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL 5 180*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TVDPLL 6 181*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_AUD1PLL 7 182*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TRGPLL 8 183*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ETHPLL 9 184*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_VDECPLL 10 185*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_HADDS2PLL 11 186*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_AUD2PLL 12 187*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TVD2PLL 13 188*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_HDMI_REF 14 189*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR 15 190*c66ec88fSEmmanuel Vadot 191*c66ec88fSEmmanuel Vadot /* DDRPHY */ 192*c66ec88fSEmmanuel Vadot 193*c66ec88fSEmmanuel Vadot #define CLK_DDRPHY_VENCPLL 1 194*c66ec88fSEmmanuel Vadot #define CLK_DDRPHY_NR 2 195*c66ec88fSEmmanuel Vadot 196*c66ec88fSEmmanuel Vadot /* INFRACFG */ 197*c66ec88fSEmmanuel Vadot 198*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DBG 1 199*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SMI 2 200*c66ec88fSEmmanuel Vadot #define CLK_INFRA_QAXI_CM4 3 201*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUD_SPLIN_B 4 202*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUDIO 5 203*c66ec88fSEmmanuel Vadot #define CLK_INFRA_EFUSE 6 204*c66ec88fSEmmanuel Vadot #define CLK_INFRA_L2C_SRAM 7 205*c66ec88fSEmmanuel Vadot #define CLK_INFRA_M4U 8 206*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CONNMCU 9 207*c66ec88fSEmmanuel Vadot #define CLK_INFRA_TRNG 10 208*c66ec88fSEmmanuel Vadot #define CLK_INFRA_RAMBUFIF 11 209*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CPUM 12 210*c66ec88fSEmmanuel Vadot #define CLK_INFRA_KP 13 211*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CEC 14 212*c66ec88fSEmmanuel Vadot #define CLK_INFRA_IRRX 15 213*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMICSPI 16 214*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMICWRAP 17 215*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DDCCI 18 216*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CLK_13M 19 217*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CPUSEL 20 218*c66ec88fSEmmanuel Vadot #define CLK_INFRA_NR 21 219*c66ec88fSEmmanuel Vadot 220*c66ec88fSEmmanuel Vadot /* PERICFG */ 221*c66ec88fSEmmanuel Vadot 222*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFI 1 223*c66ec88fSEmmanuel Vadot #define CLK_PERI_THERM 2 224*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM1 3 225*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM2 4 226*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM3 5 227*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM4 6 228*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM5 7 229*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM6 8 230*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM7 9 231*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM 10 232*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB0 11 233*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB1 12 234*c66ec88fSEmmanuel Vadot #define CLK_PERI_AP_DMA 13 235*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_0 14 236*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_1 15 237*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_2 16 238*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_3 17 239*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC50_3 18 240*c66ec88fSEmmanuel Vadot #define CLK_PERI_NLI 19 241*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0 20 242*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1 21 243*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2 22 244*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3 23 245*c66ec88fSEmmanuel Vadot #define CLK_PERI_BTIF 24 246*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C0 25 247*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C1 26 248*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C2 27 249*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C3 28 250*c66ec88fSEmmanuel Vadot #define CLK_PERI_AUXADC 29 251*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI0 30 252*c66ec88fSEmmanuel Vadot #define CLK_PERI_ETH 31 253*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB0_MCU 32 254*c66ec88fSEmmanuel Vadot 255*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB1_MCU 33 256*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB_SLV 34 257*c66ec88fSEmmanuel Vadot #define CLK_PERI_GCPU 35 258*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFI_ECC 36 259*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFI_PAD 37 260*c66ec88fSEmmanuel Vadot #define CLK_PERI_FLASH 38 261*c66ec88fSEmmanuel Vadot #define CLK_PERI_HOST89_INT 39 262*c66ec88fSEmmanuel Vadot #define CLK_PERI_HOST89_SPI 40 263*c66ec88fSEmmanuel Vadot #define CLK_PERI_HOST89_DVD 41 264*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI1 42 265*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI2 43 266*c66ec88fSEmmanuel Vadot #define CLK_PERI_FCI 44 267*c66ec88fSEmmanuel Vadot 268*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0_SEL 45 269*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1_SEL 46 270*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2_SEL 47 271*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3_SEL 48 272*c66ec88fSEmmanuel Vadot #define CLK_PERI_NR 49 273*c66ec88fSEmmanuel Vadot 274*c66ec88fSEmmanuel Vadot /* AUDIO */ 275*c66ec88fSEmmanuel Vadot 276*c66ec88fSEmmanuel Vadot #define CLK_AUD_AFE 1 277*c66ec88fSEmmanuel Vadot #define CLK_AUD_LRCK_DETECT 2 278*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2S 3 279*c66ec88fSEmmanuel Vadot #define CLK_AUD_APLL_TUNER 4 280*c66ec88fSEmmanuel Vadot #define CLK_AUD_HDMI 5 281*c66ec88fSEmmanuel Vadot #define CLK_AUD_SPDF 6 282*c66ec88fSEmmanuel Vadot #define CLK_AUD_SPDF2 7 283*c66ec88fSEmmanuel Vadot #define CLK_AUD_APLL 8 284*c66ec88fSEmmanuel Vadot #define CLK_AUD_TML 9 285*c66ec88fSEmmanuel Vadot #define CLK_AUD_AHB_IDLE_EXT 10 286*c66ec88fSEmmanuel Vadot #define CLK_AUD_AHB_IDLE_INT 11 287*c66ec88fSEmmanuel Vadot 288*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SIN1 12 289*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SIN2 13 290*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SIN3 14 291*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SIN4 15 292*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SIN5 16 293*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SIN6 17 294*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SO1 18 295*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SO2 19 296*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SO3 20 297*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SO4 21 298*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SO5 22 299*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2SO6 23 300*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCI1 24 301*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCI2 25 302*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCO1 26 303*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCO2 27 304*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRC11 28 305*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRC12 29 306*c66ec88fSEmmanuel Vadot #define CLK_AUD_HDMIRX 30 307*c66ec88fSEmmanuel Vadot #define CLK_AUD_INTDIR 31 308*c66ec88fSEmmanuel Vadot #define CLK_AUD_A1SYS 32 309*c66ec88fSEmmanuel Vadot #define CLK_AUD_A2SYS 33 310*c66ec88fSEmmanuel Vadot #define CLK_AUD_AFE_CONN 34 311*c66ec88fSEmmanuel Vadot #define CLK_AUD_AFE_PCMIF 35 312*c66ec88fSEmmanuel Vadot #define CLK_AUD_AFE_MRGIF 36 313*c66ec88fSEmmanuel Vadot 314*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_UL1 37 315*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_UL2 38 316*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_UL3 39 317*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_UL4 40 318*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_UL5 41 319*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_UL6 42 320*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DL1 43 321*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DL2 44 322*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DL3 45 323*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DL4 46 324*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DL5 47 325*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DL6 48 326*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DLMCH 49 327*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_ARB1 50 328*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_AWB1 51 329*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_AWB2 52 330*c66ec88fSEmmanuel Vadot #define CLK_AUD_MMIF_DAI 53 331*c66ec88fSEmmanuel Vadot 332*c66ec88fSEmmanuel Vadot #define CLK_AUD_DMIC1 54 333*c66ec88fSEmmanuel Vadot #define CLK_AUD_DMIC2 55 334*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCI3 56 335*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCI4 57 336*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCI5 58 337*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCI6 59 338*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCO3 60 339*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCO4 61 340*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCO5 62 341*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRCO6 63 342*c66ec88fSEmmanuel Vadot #define CLK_AUD_MEM_ASRC1 64 343*c66ec88fSEmmanuel Vadot #define CLK_AUD_MEM_ASRC2 65 344*c66ec88fSEmmanuel Vadot #define CLK_AUD_MEM_ASRC3 66 345*c66ec88fSEmmanuel Vadot #define CLK_AUD_MEM_ASRC4 67 346*c66ec88fSEmmanuel Vadot #define CLK_AUD_MEM_ASRC5 68 347*c66ec88fSEmmanuel Vadot #define CLK_AUD_DSD_ENC 69 348*c66ec88fSEmmanuel Vadot #define CLK_AUD_ASRC_BRG 70 349*c66ec88fSEmmanuel Vadot #define CLK_AUD_NR 71 350*c66ec88fSEmmanuel Vadot 351*c66ec88fSEmmanuel Vadot /* MMSYS */ 352*c66ec88fSEmmanuel Vadot 353*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMMON 1 354*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB0 2 355*c66ec88fSEmmanuel Vadot #define CLK_MM_CMDQ 3 356*c66ec88fSEmmanuel Vadot #define CLK_MM_MUTEX 4 357*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR 5 358*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_BLS 6 359*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA 7 360*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA 8 361*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL 9 362*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP 10 363*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT 11 364*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WDMA 12 365*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ1 13 366*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ0 14 367*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA 15 368*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_BLS_26M 16 369*c66ec88fSEmmanuel Vadot #define CLK_MM_CAM_MDP 17 370*c66ec88fSEmmanuel Vadot #define CLK_MM_FAKE_ENG 18 371*c66ec88fSEmmanuel Vadot #define CLK_MM_MUTEX_32K 19 372*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA1 20 373*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_UFOE 21 374*c66ec88fSEmmanuel Vadot 375*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI_ENGINE 22 376*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI_DIG 23 377*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_DIGL 24 378*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_ENGINE 25 379*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI1_DIGL 26 380*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI1_ENGINE 27 381*c66ec88fSEmmanuel Vadot #define CLK_MM_TVE_OUTPUT 28 382*c66ec88fSEmmanuel Vadot #define CLK_MM_TVE_INPUT 29 383*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_PIXEL 30 384*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_PLL 31 385*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_AUDIO 32 386*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_SPDIF 33 387*c66ec88fSEmmanuel Vadot #define CLK_MM_TVE_FMM 34 388*c66ec88fSEmmanuel Vadot #define CLK_MM_NR 35 389*c66ec88fSEmmanuel Vadot 390*c66ec88fSEmmanuel Vadot /* IMGSYS */ 391*c66ec88fSEmmanuel Vadot 392*c66ec88fSEmmanuel Vadot #define CLK_IMG_SMI_COMM 1 393*c66ec88fSEmmanuel Vadot #define CLK_IMG_RESZ 2 394*c66ec88fSEmmanuel Vadot #define CLK_IMG_JPGDEC_SMI 3 395*c66ec88fSEmmanuel Vadot #define CLK_IMG_JPGDEC 4 396*c66ec88fSEmmanuel Vadot #define CLK_IMG_VENC_LT 5 397*c66ec88fSEmmanuel Vadot #define CLK_IMG_VENC 6 398*c66ec88fSEmmanuel Vadot #define CLK_IMG_NR 7 399*c66ec88fSEmmanuel Vadot 400*c66ec88fSEmmanuel Vadot /* VDEC */ 401*c66ec88fSEmmanuel Vadot 402*c66ec88fSEmmanuel Vadot #define CLK_VDEC_CKGEN 1 403*c66ec88fSEmmanuel Vadot #define CLK_VDEC_LARB 2 404*c66ec88fSEmmanuel Vadot #define CLK_VDEC_NR 3 405*c66ec88fSEmmanuel Vadot 406*c66ec88fSEmmanuel Vadot /* HIFSYS */ 407*c66ec88fSEmmanuel Vadot 408*c66ec88fSEmmanuel Vadot #define CLK_HIFSYS_USB0PHY 1 409*c66ec88fSEmmanuel Vadot #define CLK_HIFSYS_USB1PHY 2 410*c66ec88fSEmmanuel Vadot #define CLK_HIFSYS_PCIE0 3 411*c66ec88fSEmmanuel Vadot #define CLK_HIFSYS_PCIE1 4 412*c66ec88fSEmmanuel Vadot #define CLK_HIFSYS_PCIE2 5 413*c66ec88fSEmmanuel Vadot #define CLK_HIFSYS_NR 6 414*c66ec88fSEmmanuel Vadot 415*c66ec88fSEmmanuel Vadot /* ETHSYS */ 416*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_HSDMA 1 417*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_ESW 2 418*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_GP2 3 419*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_GP1 4 420*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_PCM 5 421*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_GDMA 6 422*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_I2S 7 423*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_CRYPTO 8 424*c66ec88fSEmmanuel Vadot #define CLK_ETHSYS_NR 9 425*c66ec88fSEmmanuel Vadot 426*c66ec88fSEmmanuel Vadot /* G3DSYS */ 427*c66ec88fSEmmanuel Vadot #define CLK_G3DSYS_CORE 1 428*c66ec88fSEmmanuel Vadot #define CLK_G3DSYS_NR 2 429*c66ec88fSEmmanuel Vadot 430*c66ec88fSEmmanuel Vadot /* BDP */ 431*c66ec88fSEmmanuel Vadot 432*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRG_BA 1 433*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRG_DRAM 2 434*c66ec88fSEmmanuel Vadot #define CLK_BDP_LARB_DRAM 3 435*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_VDI_PXL 4 436*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_VDI_DRAM 5 437*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_B 6 438*c66ec88fSEmmanuel Vadot #define CLK_BDP_DGI_IN 7 439*c66ec88fSEmmanuel Vadot #define CLK_BDP_DGI_OUT 8 440*c66ec88fSEmmanuel Vadot #define CLK_BDP_FMT_MAST_27 9 441*c66ec88fSEmmanuel Vadot #define CLK_BDP_FMT_B 10 442*c66ec88fSEmmanuel Vadot #define CLK_BDP_OSD_B 11 443*c66ec88fSEmmanuel Vadot #define CLK_BDP_OSD_DRAM 12 444*c66ec88fSEmmanuel Vadot #define CLK_BDP_OSD_AGENT 13 445*c66ec88fSEmmanuel Vadot #define CLK_BDP_OSD_PXL 14 446*c66ec88fSEmmanuel Vadot #define CLK_BDP_RLE_B 15 447*c66ec88fSEmmanuel Vadot #define CLK_BDP_RLE_AGENT 16 448*c66ec88fSEmmanuel Vadot #define CLK_BDP_RLE_DRAM 17 449*c66ec88fSEmmanuel Vadot #define CLK_BDP_F27M 18 450*c66ec88fSEmmanuel Vadot #define CLK_BDP_F27M_VDOUT 19 451*c66ec88fSEmmanuel Vadot #define CLK_BDP_F27_74_74 20 452*c66ec88fSEmmanuel Vadot #define CLK_BDP_F2FS 21 453*c66ec88fSEmmanuel Vadot #define CLK_BDP_F2FS74_148 22 454*c66ec88fSEmmanuel Vadot #define CLK_BDP_FB 23 455*c66ec88fSEmmanuel Vadot #define CLK_BDP_VDO_DRAM 24 456*c66ec88fSEmmanuel Vadot #define CLK_BDP_VDO_2FS 25 457*c66ec88fSEmmanuel Vadot #define CLK_BDP_VDO_B 26 458*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_DI_PXL 27 459*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_DI_DRAM 28 460*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_DI_B 29 461*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR_PXL 30 462*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR_DRAM 31 463*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR_B 32 464*c66ec88fSEmmanuel Vadot 465*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_F 33 466*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_X 34 467*c66ec88fSEmmanuel Vadot #define CLK_BDP_RXPDT 35 468*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_CSCL_N 36 469*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_CSCL 37 470*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_DDCSCL_N 38 471*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_DDCSCL 39 472*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_VCO 40 473*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_DP 41 474*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_P 42 475*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_M 43 476*c66ec88fSEmmanuel Vadot #define CLK_BDP_RX_PLL 44 477*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRG_RT_B 45 478*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRG_RT_DRAM 46 479*c66ec88fSEmmanuel Vadot #define CLK_BDP_LARBRT_DRAM 47 480*c66ec88fSEmmanuel Vadot #define CLK_BDP_TMDS_SYN 48 481*c66ec88fSEmmanuel Vadot #define CLK_BDP_HDMI_MON 49 482*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR 50 483*c66ec88fSEmmanuel Vadot 484*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT2701_H */ 485