xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/marvell,pxa910.h (revision aa1a8ff2d6dbc51ef058f46f3db5a8bb77967145)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2c66ec88fSEmmanuel Vadot #ifndef __DTS_MARVELL_PXA910_CLOCK_H
3c66ec88fSEmmanuel Vadot #define __DTS_MARVELL_PXA910_CLOCK_H
4c66ec88fSEmmanuel Vadot 
5c66ec88fSEmmanuel Vadot /* fixed clocks and plls */
6c66ec88fSEmmanuel Vadot #define PXA910_CLK_CLK32		1
7c66ec88fSEmmanuel Vadot #define PXA910_CLK_VCTCXO		2
8c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1			3
9c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_2		8
10c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_4		9
11c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_8		10
12c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_16		11
13c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_6		12
14c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_12		13
15c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_24		14
16c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_48		15
17c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_96		16
18c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_13		17
19c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_13_1_5		18
20c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_2_1_5		19
21c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_3_16		20
22c66ec88fSEmmanuel Vadot #define PXA910_CLK_PLL1_192		21
23c66ec88fSEmmanuel Vadot #define PXA910_CLK_UART_PLL		27
24c66ec88fSEmmanuel Vadot #define PXA910_CLK_USB_PLL		28
25c66ec88fSEmmanuel Vadot 
26*c9ccf3a3SEmmanuel Vadot /* apb peripherals */
27c66ec88fSEmmanuel Vadot #define PXA910_CLK_TWSI0		60
28c66ec88fSEmmanuel Vadot #define PXA910_CLK_TWSI1		61
29c66ec88fSEmmanuel Vadot #define PXA910_CLK_TWSI2		62
30c66ec88fSEmmanuel Vadot #define PXA910_CLK_TWSI3		63
31c66ec88fSEmmanuel Vadot #define PXA910_CLK_GPIO			64
32c66ec88fSEmmanuel Vadot #define PXA910_CLK_KPC			65
33c66ec88fSEmmanuel Vadot #define PXA910_CLK_RTC			66
34c66ec88fSEmmanuel Vadot #define PXA910_CLK_PWM0			67
35c66ec88fSEmmanuel Vadot #define PXA910_CLK_PWM1			68
36c66ec88fSEmmanuel Vadot #define PXA910_CLK_PWM2			69
37c66ec88fSEmmanuel Vadot #define PXA910_CLK_PWM3			70
38c66ec88fSEmmanuel Vadot #define PXA910_CLK_UART0		71
39c66ec88fSEmmanuel Vadot #define PXA910_CLK_UART1		72
40c66ec88fSEmmanuel Vadot #define PXA910_CLK_UART2		73
41c66ec88fSEmmanuel Vadot #define PXA910_CLK_SSP0			74
42c66ec88fSEmmanuel Vadot #define PXA910_CLK_SSP1			75
43c66ec88fSEmmanuel Vadot #define PXA910_CLK_TIMER0		76
44c66ec88fSEmmanuel Vadot #define PXA910_CLK_TIMER1		77
45c66ec88fSEmmanuel Vadot 
46*c9ccf3a3SEmmanuel Vadot /* axi peripherals */
47c66ec88fSEmmanuel Vadot #define PXA910_CLK_DFC			100
48c66ec88fSEmmanuel Vadot #define PXA910_CLK_SDH0			101
49c66ec88fSEmmanuel Vadot #define PXA910_CLK_SDH1			102
50c66ec88fSEmmanuel Vadot #define PXA910_CLK_SDH2			103
51c66ec88fSEmmanuel Vadot #define PXA910_CLK_USB			104
52c66ec88fSEmmanuel Vadot #define PXA910_CLK_SPH			105
53c66ec88fSEmmanuel Vadot #define PXA910_CLK_DISP0		106
54c66ec88fSEmmanuel Vadot #define PXA910_CLK_CCIC0		107
55c66ec88fSEmmanuel Vadot #define PXA910_CLK_CCIC0_PHY		108
56c66ec88fSEmmanuel Vadot #define PXA910_CLK_CCIC0_SPHY		109
57c66ec88fSEmmanuel Vadot 
58c66ec88fSEmmanuel Vadot #endif
59