1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2*c66ec88fSEmmanuel Vadot #ifndef __DTS_MARVELL_PXA168_CLOCK_H 3*c66ec88fSEmmanuel Vadot #define __DTS_MARVELL_PXA168_CLOCK_H 4*c66ec88fSEmmanuel Vadot 5*c66ec88fSEmmanuel Vadot /* fixed clocks and plls */ 6*c66ec88fSEmmanuel Vadot #define PXA168_CLK_CLK32 1 7*c66ec88fSEmmanuel Vadot #define PXA168_CLK_VCTCXO 2 8*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1 3 9*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_2 8 10*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_4 9 11*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_8 10 12*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_16 11 13*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_6 12 14*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_12 13 15*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_24 14 16*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_48 15 17*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_96 16 18*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_13 17 19*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_13_1_5 18 20*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_2_1_5 19 21*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_3_16 20 22*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_192 21 23*c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART_PLL 27 24*c66ec88fSEmmanuel Vadot #define PXA168_CLK_USB_PLL 28 25*c66ec88fSEmmanuel Vadot 26*c66ec88fSEmmanuel Vadot /* apb periphrals */ 27*c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI0 60 28*c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI1 61 29*c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI2 62 30*c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI3 63 31*c66ec88fSEmmanuel Vadot #define PXA168_CLK_GPIO 64 32*c66ec88fSEmmanuel Vadot #define PXA168_CLK_KPC 65 33*c66ec88fSEmmanuel Vadot #define PXA168_CLK_RTC 66 34*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM0 67 35*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM1 68 36*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM2 69 37*c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM3 70 38*c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART0 71 39*c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART1 72 40*c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART2 73 41*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP0 74 42*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP1 75 43*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP2 76 44*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP3 77 45*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP4 78 46*c66ec88fSEmmanuel Vadot #define PXA168_CLK_TIMER 79 47*c66ec88fSEmmanuel Vadot 48*c66ec88fSEmmanuel Vadot /* axi periphrals */ 49*c66ec88fSEmmanuel Vadot #define PXA168_CLK_DFC 100 50*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SDH0 101 51*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SDH1 102 52*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SDH2 103 53*c66ec88fSEmmanuel Vadot #define PXA168_CLK_USB 104 54*c66ec88fSEmmanuel Vadot #define PXA168_CLK_SPH 105 55*c66ec88fSEmmanuel Vadot #define PXA168_CLK_DISP0 106 56*c66ec88fSEmmanuel Vadot #define PXA168_CLK_CCIC0 107 57*c66ec88fSEmmanuel Vadot #define PXA168_CLK_CCIC0_PHY 108 58*c66ec88fSEmmanuel Vadot #define PXA168_CLK_CCIC0_SPHY 109 59*c66ec88fSEmmanuel Vadot 60*c66ec88fSEmmanuel Vadot #define PXA168_NR_CLKS 200 61*c66ec88fSEmmanuel Vadot #endif 62