1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2c66ec88fSEmmanuel Vadot /* 3c66ec88fSEmmanuel Vadot * Copyright 2017-2018 NXP 4c66ec88fSEmmanuel Vadot */ 5c66ec88fSEmmanuel Vadot 6c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_IMX8MM_H 7c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_IMX8MM_H 8c66ec88fSEmmanuel Vadot 9c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DUMMY 0 10c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_32K 1 11c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_24M 2 12c66ec88fSEmmanuel Vadot #define IMX8MM_OSC_HDMI_CLK 3 13c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_EXT1 4 14c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_EXT2 5 15c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_EXT3 6 16c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_EXT4 7 17c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL1_REF_SEL 8 18c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL2_REF_SEL 9 19c66ec88fSEmmanuel Vadot #define IMX8MM_VIDEO_PLL1_REF_SEL 10 20c66ec88fSEmmanuel Vadot #define IMX8MM_DRAM_PLL_REF_SEL 11 21c66ec88fSEmmanuel Vadot #define IMX8MM_GPU_PLL_REF_SEL 12 22c66ec88fSEmmanuel Vadot #define IMX8MM_VPU_PLL_REF_SEL 13 23c66ec88fSEmmanuel Vadot #define IMX8MM_ARM_PLL_REF_SEL 14 24c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_REF_SEL 15 25c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_REF_SEL 16 26c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL3_REF_SEL 17 27c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL1 18 28c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL2 19 29c66ec88fSEmmanuel Vadot #define IMX8MM_VIDEO_PLL1 20 30c66ec88fSEmmanuel Vadot #define IMX8MM_DRAM_PLL 21 31c66ec88fSEmmanuel Vadot #define IMX8MM_GPU_PLL 22 32c66ec88fSEmmanuel Vadot #define IMX8MM_VPU_PLL 23 33c66ec88fSEmmanuel Vadot #define IMX8MM_ARM_PLL 24 34c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1 25 35c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2 26 36c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL3 27 37c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL1_BYPASS 28 38c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL2_BYPASS 29 39c66ec88fSEmmanuel Vadot #define IMX8MM_VIDEO_PLL1_BYPASS 30 40c66ec88fSEmmanuel Vadot #define IMX8MM_DRAM_PLL_BYPASS 31 41c66ec88fSEmmanuel Vadot #define IMX8MM_GPU_PLL_BYPASS 32 42c66ec88fSEmmanuel Vadot #define IMX8MM_VPU_PLL_BYPASS 33 43c66ec88fSEmmanuel Vadot #define IMX8MM_ARM_PLL_BYPASS 34 44c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_BYPASS 35 45c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_BYPASS 36 46c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL3_BYPASS 37 47c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL1_OUT 38 48c66ec88fSEmmanuel Vadot #define IMX8MM_AUDIO_PLL2_OUT 39 49c66ec88fSEmmanuel Vadot #define IMX8MM_VIDEO_PLL1_OUT 40 50c66ec88fSEmmanuel Vadot #define IMX8MM_DRAM_PLL_OUT 41 51c66ec88fSEmmanuel Vadot #define IMX8MM_GPU_PLL_OUT 42 52c66ec88fSEmmanuel Vadot #define IMX8MM_VPU_PLL_OUT 43 53c66ec88fSEmmanuel Vadot #define IMX8MM_ARM_PLL_OUT 44 54c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_OUT 45 55c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_OUT 46 56c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL3_OUT 47 57c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_40M 48 58c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_80M 49 59c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_100M 50 60c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_133M 51 61c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_160M 52 62c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_200M 53 63c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_266M 54 64c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_400M 55 65c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_800M 56 66c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_50M 57 67c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_100M 58 68c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_125M 59 69c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_166M 60 70c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_200M 61 71c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_250M 62 72c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_333M 63 73c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_500M 64 74c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_1000M 65 75c66ec88fSEmmanuel Vadot 76c66ec88fSEmmanuel Vadot /* core */ 77c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_A53_SRC 66 78c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_M4_SRC 67 79c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_SRC 68 80c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU3D_SRC 69 81c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU2D_SRC 70 82c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_A53_CG 71 83c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_M4_CG 72 84c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_CG 73 85c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU3D_CG 74 86c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU2D_CG 75 87c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_A53_DIV 76 88c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_M4_DIV 77 89c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_DIV 78 90c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU3D_DIV 79 91c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU2D_DIV 80 92c66ec88fSEmmanuel Vadot 93c66ec88fSEmmanuel Vadot /* bus */ 94c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_MAIN_AXI 81 95c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ENET_AXI 82 96c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_NAND_USDHC_BUS 83 97c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_BUS 84 98c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_AXI 85 99c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_APB 86 100c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_RTRM 87 101c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USB_BUS 88 102c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU_AXI 89 103c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU_AHB 90 104c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_NOC 91 105c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_NOC_APB 92 106c66ec88fSEmmanuel Vadot 107c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_AHB 93 108c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_AUDIO_AHB 94 109c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_IPG_ROOT 95 110c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_IPG_AUDIO_ROOT 96 111c66ec88fSEmmanuel Vadot 112c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DRAM_ALT 97 113c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DRAM_APB 98 114c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_G1 99 115c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_G2 100 116c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_DTRC 101 117c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_DC8000 102 118c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PCIE1_CTRL 103 119c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PCIE1_PHY 104 120c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PCIE1_AUX 105 121c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DC_PIXEL 106 122c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_LCDIF_PIXEL 107 123c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI1 108 124c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI2 109 125c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI3 110 126c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI4 111 127c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI5 112 128c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI6 113 129c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SPDIF1 114 130c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SPDIF2 115 131c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ENET_REF 116 132c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ENET_TIMER 117 133c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ENET_PHY_REF 118 134c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_NAND 119 135c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_QSPI 120 136c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USDHC1 121 137c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USDHC2 122 138c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C1 123 139c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C2 124 140c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C3 125 141c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C4 126 142c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART1 127 143c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART2 128 144c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART3 129 145c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART4 130 146c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USB_CORE_REF 131 147c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USB_PHY_REF 132 148c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ECSPI1 133 149c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ECSPI2 134 150c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM1 135 151c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM2 136 152c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM3 137 153c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM4 138 154c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPT1 139 155c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_WDOG 140 156c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_WRCLK 141 157c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DSI_CORE 142 158c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DSI_PHY_REF 143 159c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DSI_DBI 144 160c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USDHC3 145 161c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CSI1_CORE 146 162c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CSI1_PHY_REF 147 163c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CSI1_ESC 148 164c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CSI2_CORE 149 165c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CSI2_PHY_REF 150 166c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CSI2_ESC 151 167c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PCIE2_CTRL 152 168c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PCIE2_PHY 153 169c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PCIE2_AUX 154 170c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ECSPI3 155 171c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PDM 156 172c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_H1 157 173c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CLKO1 158 174c66ec88fSEmmanuel Vadot 175c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ECSPI1_ROOT 159 176c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ECSPI2_ROOT 160 177c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ECSPI3_ROOT 161 178c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ENET1_ROOT 162 179c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPT1_ROOT 163 180c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C1_ROOT 164 181c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C2_ROOT 165 182c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C3_ROOT 166 183c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_I2C4_ROOT 167 184c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_OCOTP_ROOT 168 185c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PCIE1_ROOT 169 186c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM1_ROOT 170 187c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM2_ROOT 171 188c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM3_ROOT 172 189c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PWM4_ROOT 173 190c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_QSPI_ROOT 174 191c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_NAND_ROOT 175 192c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI1_ROOT 176 193c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI1_IPG 177 194c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI2_ROOT 178 195c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI2_IPG 179 196c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI3_ROOT 180 197c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI3_IPG 181 198c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI4_ROOT 182 199c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI4_IPG 183 200c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI5_ROOT 184 201c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI5_IPG 185 202c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI6_ROOT 186 203c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SAI6_IPG 187 204c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART1_ROOT 188 205c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART2_ROOT 189 206c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART3_ROOT 190 207c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_UART4_ROOT 191 208c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USB1_CTRL_ROOT 192 209c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU3D_ROOT 193 210c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USDHC1_ROOT 194 211c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USDHC2_ROOT 195 212c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_WDOG1_ROOT 196 213c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_WDOG2_ROOT 197 214c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_WDOG3_ROOT 198 215c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_G1_ROOT 199 216c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU_BUS_ROOT 200 217c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_H1_ROOT 201 218c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_G2_ROOT 202 219c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PDM_ROOT 203 220c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_ROOT 204 221c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_AXI_ROOT 205 222c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_APB_ROOT 206 223c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DISP_RTRM_ROOT 207 224c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_USDHC3_ROOT 208 225c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_TMU_ROOT 209 226c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_DEC_ROOT 210 227c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SDMA1_ROOT 211 228c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SDMA2_ROOT 212 229c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SDMA3_ROOT 213 230c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPT_3M 214 231c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_ARM 215 232c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_PDM_IPG 216 233c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU2D_ROOT 217 234c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_MU_ROOT 218 235c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CSI1_ROOT 219 236c66ec88fSEmmanuel Vadot 237c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DRAM_CORE 220 238c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_DRAM_ALT_ROOT 221 239c66ec88fSEmmanuel Vadot 240c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK 222 241c66ec88fSEmmanuel Vadot 242c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPIO1_ROOT 223 243c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPIO2_ROOT 224 244c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPIO3_ROOT 225 245c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPIO4_ROOT 226 246c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPIO5_ROOT 227 247c66ec88fSEmmanuel Vadot 248c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_SNVS_ROOT 228 249c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GIC 229 250c66ec88fSEmmanuel Vadot 251c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_40M_CG 230 252c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_80M_CG 231 253c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_100M_CG 232 254c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_133M_CG 233 255c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_160M_CG 234 256c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_200M_CG 235 257c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_266M_CG 236 258c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL1_400M_CG 237 259c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_50M_CG 238 260c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_100M_CG 239 261c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_125M_CG 240 262c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_166M_CG 241 263c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_200M_CG 242 264c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_250M_CG 243 265c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_333M_CG 244 266c66ec88fSEmmanuel Vadot #define IMX8MM_SYS_PLL2_500M_CG 245 267c66ec88fSEmmanuel Vadot 268c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_M4_CORE 246 269c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_VPU_CORE 247 270c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU3D_CORE 248 271c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_GPU2D_CORE 249 272c66ec88fSEmmanuel Vadot 273c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_CLKO2 250 274c66ec88fSEmmanuel Vadot 275c66ec88fSEmmanuel Vadot #define IMX8MM_CLK_A53_CORE 251 276c66ec88fSEmmanuel Vadot 277*5def4c47SEmmanuel Vadot #define IMX8MM_CLK_CLKOUT1_SEL 252 278*5def4c47SEmmanuel Vadot #define IMX8MM_CLK_CLKOUT1_DIV 253 279*5def4c47SEmmanuel Vadot #define IMX8MM_CLK_CLKOUT1 254 280*5def4c47SEmmanuel Vadot #define IMX8MM_CLK_CLKOUT2_SEL 255 281*5def4c47SEmmanuel Vadot #define IMX8MM_CLK_CLKOUT2_DIV 256 282*5def4c47SEmmanuel Vadot #define IMX8MM_CLK_CLKOUT2 257 283*5def4c47SEmmanuel Vadot 284*5def4c47SEmmanuel Vadot #define IMX8MM_CLK_END 258 285c66ec88fSEmmanuel Vadot 286c66ec88fSEmmanuel Vadot #endif 287