xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/imx6sx-clock.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2014 Freescale Semiconductor, Inc.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot 
6*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_IMX6SX_H
7*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_IMX6SX_H
8*c66ec88fSEmmanuel Vadot 
9*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_DUMMY		0
10*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKIL			1
11*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKIH			2
12*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_OSC			3
13*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL1_SYS		4
14*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL2_BUS		5
15*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_USB_OTG		6
16*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL4_AUDIO		7
17*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL5_VIDEO		8
18*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL6_ENET		9
19*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL7_USB_HOST	10
20*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USBPHY1		11
21*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USBPHY2		12
22*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USBPHY1_GATE		13
23*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USBPHY2_GATE		14
24*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PCIE_REF		15
25*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PCIE_REF_125M	16
26*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET_REF		17
27*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL2_PFD0		18
28*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL2_PFD1		19
29*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL2_PFD2		20
30*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL2_PFD3		21
31*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_PFD0		22
32*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_PFD1		23
33*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_PFD2		24
34*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_PFD3		25
35*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL2_198M		26
36*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_120M		27
37*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_80M		28
38*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3_60M		29
39*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_TWD			30
40*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL4_POST_DIV	31
41*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL4_AUDIO_DIV	32
42*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL5_POST_DIV	33
43*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL5_VIDEO_DIV	34
44*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_STEP			35
45*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL1_SW		36
46*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_OCRAM_SEL		37
47*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH_PRE		38
48*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH2_PRE		39
49*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH_CLK2_SEL	40
50*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH2_CLK2_SEL	41
51*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PCIE_AXI_SEL		42
52*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPU_AXI_SEL		43
53*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPU_CORE_SEL		44
54*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_EIM_SLOW_SEL		45
55*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC1_SEL		46
56*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC2_SEL		47
57*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC3_SEL		48
58*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC4_SEL		49
59*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI1_SEL		50
60*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI2_SEL		51
61*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI3_SEL		52
62*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_QSPI1_SEL		53
63*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERCLK_SEL		54
64*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_VID_SEL		55
65*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ESAI_SEL		56
66*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI0_DIV_SEL	57
67*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI1_DIV_SEL	58
68*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAN_SEL		59
69*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_UART_SEL		60
70*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_QSPI2_SEL		61
71*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI1_SEL		62
72*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI0_SEL		63
73*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SPDIF_SEL		64
74*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AUDIO_SEL		65
75*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET_PRE_SEL		66
76*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET_SEL		67
77*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_M4_PRE_SEL		68
78*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_M4_SEL		69
79*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ECSPI_SEL		70
80*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF1_PRE_SEL	71
81*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF2_PRE_SEL	72
82*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF1_SEL		73
83*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF2_SEL		74
84*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_DISPLAY_SEL		75
85*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CSI_SEL		76
86*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKO1_SEL		77
87*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKO2_SEL		78
88*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKO			79
89*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH_CLK2		80
90*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH2_CLK2		81
91*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_IPG			82
92*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPU_CORE_PODF	83
93*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPU_AXI_PODF		84
94*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF1_PODF		85
95*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_QSPI1_PODF		86
96*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_EIM_SLOW_PODF	87
97*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF2_PODF		88
98*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERCLK		89
99*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_VID_PODF		90
100*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAN_PODF		91
101*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC1_PODF		92
102*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC2_PODF		93
103*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC3_PODF		94
104*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC4_PODF		95
105*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_UART_PODF		96
106*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ESAI_PRED		97
107*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ESAI_PODF		98
108*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI3_PRED		99
109*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI3_PODF		100
110*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI1_PRED		101
111*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI1_PODF		102
112*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_QSPI2_PRED		103
113*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_QSPI2_PODF		104
114*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI2_PRED		105
115*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI2_PODF		106
116*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SPDIF_PRED		107
117*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SPDIF_PODF		108
118*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AUDIO_PRED		109
119*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AUDIO_PODF		110
120*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET_PODF		111
121*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_M4_PODF		112
122*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ECSPI_PODF		113
123*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF1_PRED		114
124*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF2_PRED		115
125*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_DISPLAY_PODF		116
126*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CSI_PODF		117
127*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI0_DIV_3_5	118
128*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI0_DIV_7	119
129*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI1_DIV_3_5	120
130*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI1_DIV_7	121
131*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKO1_PODF		122
132*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKO2_PODF		123
133*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH		124
134*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PERIPH2		125
135*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_OCRAM		126
136*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AHB			127
137*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_MMDC_PODF		128
138*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ARM			129
139*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AIPS_TZ1		130
140*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AIPS_TZ2		131
141*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_APBH_DMA		132
142*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ASRC_GATE		133
143*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAAM_MEM		134
144*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAAM_ACLK		135
145*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAAM_IPG		136
146*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAN1_IPG		137
147*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAN1_SERIAL		138
148*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAN2_IPG		139
149*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CAN2_SERIAL		140
150*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CPU_DEBUG		141
151*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_DCIC1		142
152*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_DCIC2		143
153*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AIPS_TZ3		144
154*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ECSPI1		145
155*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ECSPI2		146
156*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ECSPI3		147
157*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ECSPI4		148
158*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ECSPI5		149
159*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_EPIT1		150
160*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_EPIT2		151
161*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ESAI_EXTAL		152
162*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_WAKEUP		153
163*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPT_BUS		154
164*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPT_SERIAL		155
165*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPU			156
166*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_OCRAM_S		157
167*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CANFD		158
168*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CSI			159
169*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_I2C1			160
170*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_I2C2			161
171*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_I2C3			162
172*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_OCOTP		163
173*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_IOMUXC		164
174*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_IPMUX1		165
175*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_IPMUX2		166
176*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_IPMUX3		167
177*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_TZASC1		168
178*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF_APB		169
179*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PXP_AXI		170
180*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_M4			171
181*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET			172
182*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_DISPLAY_AXI		173
183*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF2_PIX		174
184*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LCDIF1_PIX		175
185*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LDB_DI0		176
186*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_QSPI1		177
187*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_MLB			178
188*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_MMDC_P0_FAST		179
189*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_MMDC_P0_IPG		180
190*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AXI			181
191*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PCIE_AXI		182
192*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_QSPI2		183
193*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PER1_BCH		184
194*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PER2_MAIN		185
195*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM1			186
196*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM2			187
197*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM3			188
198*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM4			189
199*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPMI_BCH_APB		190
200*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPMI_BCH		191
201*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPMI_IO		192
202*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPMI_APB		193
203*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ROM			194
204*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SDMA			195
205*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SPBA			196
206*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SPDIF		197
207*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI1_IPG		198
208*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI2_IPG		199
209*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI3_IPG		200
210*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI1			201
211*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI2			202
212*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SSI3			203
213*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_UART_IPG		204
214*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_UART_SERIAL		205
215*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SAI1			206
216*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SAI2			207
217*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USBOH3		208
218*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC1		209
219*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC2		210
220*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC3		211
221*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_USDHC4		212
222*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_EIM_SLOW		213
223*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM8			214
224*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_VADC			215
225*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GIS			216
226*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_I2C4			217
227*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM5			218
228*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM6			219
229*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PWM7			220
230*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKO1			221
231*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CKO2			222
232*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_IPP_DI0		223
233*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_IPP_DI1		224
234*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET_AHB		225
235*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_OCRAM_PODF		226
236*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_GPT_3M		227
237*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET_PTP		228
238*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET_PTP_REF		229
239*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET2_REF		230
240*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ENET2_REF_125M	231
241*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_AUDIO		232
242*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LVDS1_SEL		233
243*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LVDS1_OUT		234
244*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ASRC_IPG		235
245*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ASRC_MEM		236
246*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SAI1_IPG		237
247*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SAI2_IPG		238
248*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ESAI_IPG		239
249*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ESAI_MEM		240
250*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LVDS1_IN		241
251*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ANACLK1		242
252*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL1_BYPASS_SRC		243
253*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL2_BYPASS_SRC		244
254*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL3_BYPASS_SRC		245
255*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL4_BYPASS_SRC		246
256*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL5_BYPASS_SRC		247
257*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL6_BYPASS_SRC		248
258*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL7_BYPASS_SRC		249
259*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL1			250
260*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL2			251
261*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL3			252
262*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL4			253
263*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL5			254
264*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL6			255
265*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_PLL7			256
266*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL1_BYPASS		257
267*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL2_BYPASS		258
268*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL3_BYPASS		259
269*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL4_BYPASS		260
270*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL5_BYPASS		261
271*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL6_BYPASS		262
272*c66ec88fSEmmanuel Vadot #define IMX6SX_PLL7_BYPASS		263
273*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_SPDIF_GCLK		264
274*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LVDS2_SEL		265
275*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LVDS2_OUT		266
276*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_LVDS2_IN		267
277*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_ANACLK2		268
278*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_MMDC_P1_IPG		269
279*c66ec88fSEmmanuel Vadot #define IMX6SX_CLK_CLK_END		270
280*c66ec88fSEmmanuel Vadot 
281*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_IMX6SX_H */
282