xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/histb-clock.h (revision 2e3f49888ec8851bafb22011533217487764fdb0)
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * Copyright (c) 2016 HiSilicon Technologies Co., Ltd.
4  */
5 
6 #ifndef __DTS_HISTB_CLOCK_H
7 #define __DTS_HISTB_CLOCK_H
8 
9 /* clocks provided by core CRG */
10 #define HISTB_OSC_CLK			0
11 #define HISTB_APB_CLK			1
12 #define HISTB_AHB_CLK			2
13 #define HISTB_UART1_CLK			3
14 #define HISTB_UART2_CLK			4
15 #define HISTB_UART3_CLK			5
16 #define HISTB_I2C0_CLK			6
17 #define HISTB_I2C1_CLK			7
18 #define HISTB_I2C2_CLK			8
19 #define HISTB_I2C3_CLK			9
20 #define HISTB_I2C4_CLK			10
21 #define HISTB_I2C5_CLK			11
22 #define HISTB_SPI0_CLK			12
23 #define HISTB_SPI1_CLK			13
24 #define HISTB_SPI2_CLK			14
25 #define HISTB_SCI_CLK			15
26 #define HISTB_FMC_CLK			16
27 #define HISTB_MMC_BIU_CLK		17
28 #define HISTB_MMC_CIU_CLK		18
29 #define HISTB_MMC_DRV_CLK		19
30 #define HISTB_MMC_SAMPLE_CLK		20
31 #define HISTB_SDIO0_BIU_CLK		21
32 #define HISTB_SDIO0_CIU_CLK		22
33 #define HISTB_SDIO0_DRV_CLK		23
34 #define HISTB_SDIO0_SAMPLE_CLK		24
35 #define HISTB_PCIE_AUX_CLK		25
36 #define HISTB_PCIE_PIPE_CLK		26
37 #define HISTB_PCIE_SYS_CLK		27
38 #define HISTB_PCIE_BUS_CLK		28
39 #define HISTB_ETH0_MAC_CLK		29
40 #define HISTB_ETH0_MACIF_CLK		30
41 #define HISTB_ETH1_MAC_CLK		31
42 #define HISTB_ETH1_MACIF_CLK		32
43 #define HISTB_COMBPHY1_CLK		33
44 #define HISTB_USB2_BUS_CLK		34
45 #define HISTB_USB2_PHY_CLK		35
46 #define HISTB_USB2_UTMI_CLK		36
47 #define HISTB_USB2_12M_CLK		37
48 #define HISTB_USB2_48M_CLK		38
49 #define HISTB_USB2_OTG_UTMI_CLK		39
50 #define HISTB_USB2_PHY1_REF_CLK		40
51 #define HISTB_USB2_PHY2_REF_CLK		41
52 #define HISTB_COMBPHY0_CLK		42
53 #define HISTB_USB3_BUS_CLK		43
54 #define HISTB_USB3_UTMI_CLK		44
55 #define HISTB_USB3_PIPE_CLK		45
56 #define HISTB_USB3_SUSPEND_CLK		46
57 #define HISTB_USB3_BUS_CLK1		47
58 #define HISTB_USB3_UTMI_CLK1		48
59 #define HISTB_USB3_PIPE_CLK1		49
60 #define HISTB_USB3_SUSPEND_CLK1		50
61 
62 /* clocks provided by mcu CRG */
63 #define HISTB_MCE_CLK			1
64 #define HISTB_IR_CLK			2
65 #define HISTB_TIMER01_CLK		3
66 #define HISTB_LEDC_CLK			4
67 #define HISTB_UART0_CLK			5
68 #define HISTB_LSADC_CLK			6
69 
70 #endif	/* __DTS_HISTB_CLOCK_H */
71