xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/fsd-clk.h (revision c9ccf3a32da427475985b85d7df023ccfb138c27)
1*c9ccf3a3SEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c9ccf3a3SEmmanuel Vadot /*
3*c9ccf3a3SEmmanuel Vadot  * Copyright (c) 2017 - 2022: Samsung Electronics Co., Ltd.
4*c9ccf3a3SEmmanuel Vadot  *             https://www.samsung.com
5*c9ccf3a3SEmmanuel Vadot  * Copyright (c) 2017-2022 Tesla, Inc.
6*c9ccf3a3SEmmanuel Vadot  *             https://www.tesla.com
7*c9ccf3a3SEmmanuel Vadot  *
8*c9ccf3a3SEmmanuel Vadot  * The constants defined in this header are being used in dts
9*c9ccf3a3SEmmanuel Vadot  * and fsd platform driver.
10*c9ccf3a3SEmmanuel Vadot  */
11*c9ccf3a3SEmmanuel Vadot 
12*c9ccf3a3SEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_FSD_H
13*c9ccf3a3SEmmanuel Vadot #define _DT_BINDINGS_CLOCK_FSD_H
14*c9ccf3a3SEmmanuel Vadot 
15*c9ccf3a3SEmmanuel Vadot /* CMU */
16*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_PLL_SHARED0_DIV4		1
17*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_PERIC_SHARED1DIV36		2
18*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_PERIC_SHARED0DIV3_TBUCLK	3
19*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_PERIC_SHARED0DIV20		4
20*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_PERIC_SHARED1DIV4_DMACLK	5
21*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_PLL_SHARED0_DIV6		6
22*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_FSYS0_SHARED1DIV4		7
23*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_FSYS0_SHARED0DIV4		8
24*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_FSYS1_SHARED0DIV8		9
25*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_FSYS1_SHARED0DIV4		10
26*c9ccf3a3SEmmanuel Vadot #define CMU_CPUCL_SWITCH_GATE			11
27*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_IMEM_TCUCLK			12
28*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_IMEM_ACLK			13
29*c9ccf3a3SEmmanuel Vadot #define DOUT_CMU_IMEM_DMACLK			14
30*c9ccf3a3SEmmanuel Vadot #define GAT_CMU_FSYS0_SHARED0DIV4		15
31*c9ccf3a3SEmmanuel Vadot #define CMU_NR_CLK				16
32*c9ccf3a3SEmmanuel Vadot 
33*c9ccf3a3SEmmanuel Vadot /* PERIC */
34*c9ccf3a3SEmmanuel Vadot #define PERIC_SCLK_UART0			1
35*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_UART0			2
36*c9ccf3a3SEmmanuel Vadot #define PERIC_SCLK_UART1			3
37*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_UART1			4
38*c9ccf3a3SEmmanuel Vadot #define PERIC_DMA0_IPCLKPORT_ACLK		5
39*c9ccf3a3SEmmanuel Vadot #define PERIC_DMA1_IPCLKPORT_ACLK		6
40*c9ccf3a3SEmmanuel Vadot #define PERIC_PWM0_IPCLKPORT_I_PCLK_S0		7
41*c9ccf3a3SEmmanuel Vadot #define PERIC_PWM1_IPCLKPORT_I_PCLK_S0		8
42*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_SPI0                         9
43*c9ccf3a3SEmmanuel Vadot #define PERIC_SCLK_SPI0                         10
44*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_SPI1                         11
45*c9ccf3a3SEmmanuel Vadot #define PERIC_SCLK_SPI1                         12
46*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_SPI2                         13
47*c9ccf3a3SEmmanuel Vadot #define PERIC_SCLK_SPI2                         14
48*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_TDM0                         15
49*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C0			16
50*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C1			17
51*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C2			18
52*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C3			19
53*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C4			20
54*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C5			21
55*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C6			22
56*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_HSI2C7			23
57*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN0_IPCLKPORT_CCLK		24
58*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN0_IPCLKPORT_PCLK		25
59*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN1_IPCLKPORT_CCLK		26
60*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN1_IPCLKPORT_PCLK		27
61*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN2_IPCLKPORT_CCLK		28
62*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN2_IPCLKPORT_PCLK		29
63*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN3_IPCLKPORT_CCLK		30
64*c9ccf3a3SEmmanuel Vadot #define PERIC_MCAN3_IPCLKPORT_PCLK		31
65*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_ADCIF			32
66*c9ccf3a3SEmmanuel Vadot #define PERIC_EQOS_TOP_IPCLKPORT_CLK_PTP_REF_I  33
67*c9ccf3a3SEmmanuel Vadot #define PERIC_EQOS_TOP_IPCLKPORT_ACLK_I		34
68*c9ccf3a3SEmmanuel Vadot #define PERIC_EQOS_TOP_IPCLKPORT_HCLK_I		35
69*c9ccf3a3SEmmanuel Vadot #define PERIC_EQOS_TOP_IPCLKPORT_RGMII_CLK_I	36
70*c9ccf3a3SEmmanuel Vadot #define PERIC_EQOS_TOP_IPCLKPORT_CLK_RX_I	37
71*c9ccf3a3SEmmanuel Vadot #define PERIC_BUS_D_PERIC_IPCLKPORT_EQOSCLK	38
72*c9ccf3a3SEmmanuel Vadot #define PERIC_BUS_P_PERIC_IPCLKPORT_EQOSCLK	39
73*c9ccf3a3SEmmanuel Vadot #define PERIC_HCLK_TDM0				40
74*c9ccf3a3SEmmanuel Vadot #define PERIC_PCLK_TDM1				41
75*c9ccf3a3SEmmanuel Vadot #define PERIC_HCLK_TDM1				42
76*c9ccf3a3SEmmanuel Vadot #define PERIC_EQOS_PHYRXCLK_MUX			43
77*c9ccf3a3SEmmanuel Vadot #define PERIC_EQOS_PHYRXCLK			44
78*c9ccf3a3SEmmanuel Vadot #define PERIC_DOUT_RGMII_CLK			45
79*c9ccf3a3SEmmanuel Vadot #define PERIC_NR_CLK				46
80*c9ccf3a3SEmmanuel Vadot 
81*c9ccf3a3SEmmanuel Vadot /* FSYS0 */
82*c9ccf3a3SEmmanuel Vadot #define UFS0_MPHY_REFCLK_IXTAL24		1
83*c9ccf3a3SEmmanuel Vadot #define UFS0_MPHY_REFCLK_IXTAL26		2
84*c9ccf3a3SEmmanuel Vadot #define UFS1_MPHY_REFCLK_IXTAL24		3
85*c9ccf3a3SEmmanuel Vadot #define UFS1_MPHY_REFCLK_IXTAL26		4
86*c9ccf3a3SEmmanuel Vadot #define UFS0_TOP0_HCLK_BUS			5
87*c9ccf3a3SEmmanuel Vadot #define UFS0_TOP0_ACLK				6
88*c9ccf3a3SEmmanuel Vadot #define UFS0_TOP0_CLK_UNIPRO			7
89*c9ccf3a3SEmmanuel Vadot #define UFS0_TOP0_FMP_CLK			8
90*c9ccf3a3SEmmanuel Vadot #define UFS1_TOP1_HCLK_BUS			9
91*c9ccf3a3SEmmanuel Vadot #define UFS1_TOP1_ACLK				10
92*c9ccf3a3SEmmanuel Vadot #define UFS1_TOP1_CLK_UNIPRO			11
93*c9ccf3a3SEmmanuel Vadot #define UFS1_TOP1_FMP_CLK			12
94*c9ccf3a3SEmmanuel Vadot #define PCIE_SUBCTRL_INST0_DBI_ACLK_SOC		13
95*c9ccf3a3SEmmanuel Vadot #define PCIE_SUBCTRL_INST0_AUX_CLK_SOC		14
96*c9ccf3a3SEmmanuel Vadot #define PCIE_SUBCTRL_INST0_MSTR_ACLK_SOC	15
97*c9ccf3a3SEmmanuel Vadot #define PCIE_SUBCTRL_INST0_SLV_ACLK_SOC		16
98*c9ccf3a3SEmmanuel Vadot #define FSYS0_EQOS_TOP0_IPCLKPORT_CLK_PTP_REF_I 17
99*c9ccf3a3SEmmanuel Vadot #define FSYS0_EQOS_TOP0_IPCLKPORT_ACLK_I	18
100*c9ccf3a3SEmmanuel Vadot #define FSYS0_EQOS_TOP0_IPCLKPORT_HCLK_I	19
101*c9ccf3a3SEmmanuel Vadot #define FSYS0_EQOS_TOP0_IPCLKPORT_RGMII_CLK_I	20
102*c9ccf3a3SEmmanuel Vadot #define FSYS0_EQOS_TOP0_IPCLKPORT_CLK_RX_I	21
103*c9ccf3a3SEmmanuel Vadot #define FSYS0_DOUT_FSYS0_PERIBUS_GRP		22
104*c9ccf3a3SEmmanuel Vadot #define FSYS0_NR_CLK				23
105*c9ccf3a3SEmmanuel Vadot 
106*c9ccf3a3SEmmanuel Vadot /* FSYS1 */
107*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK0_IPCLKPORT_DBI_ACLK		1
108*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK0_IPCLKPORT_AUX_ACLK		2
109*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK0_IPCLKPORT_MSTR_ACLK		3
110*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK0_IPCLKPORT_SLV_ACLK		4
111*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK1_IPCLKPORT_DBI_ACLK		5
112*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK1_IPCLKPORT_AUX_ACLK		6
113*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK1_IPCLKPORT_MSTR_ACLK		7
114*c9ccf3a3SEmmanuel Vadot #define PCIE_LINK1_IPCLKPORT_SLV_ACLK		8
115*c9ccf3a3SEmmanuel Vadot #define FSYS1_NR_CLK				9
116*c9ccf3a3SEmmanuel Vadot 
117*c9ccf3a3SEmmanuel Vadot /* IMEM */
118*c9ccf3a3SEmmanuel Vadot #define IMEM_DMA0_IPCLKPORT_ACLK		1
119*c9ccf3a3SEmmanuel Vadot #define IMEM_DMA1_IPCLKPORT_ACLK		2
120*c9ccf3a3SEmmanuel Vadot #define IMEM_WDT0_IPCLKPORT_PCLK		3
121*c9ccf3a3SEmmanuel Vadot #define IMEM_WDT1_IPCLKPORT_PCLK		4
122*c9ccf3a3SEmmanuel Vadot #define IMEM_WDT2_IPCLKPORT_PCLK		5
123*c9ccf3a3SEmmanuel Vadot #define IMEM_MCT_PCLK				6
124*c9ccf3a3SEmmanuel Vadot #define IMEM_TMU_CPU0_IPCLKPORT_I_CLK_TS	7
125*c9ccf3a3SEmmanuel Vadot #define IMEM_TMU_CPU2_IPCLKPORT_I_CLK_TS	8
126*c9ccf3a3SEmmanuel Vadot #define IMEM_TMU_TOP_IPCLKPORT_I_CLK_TS		9
127*c9ccf3a3SEmmanuel Vadot #define IMEM_TMU_GPU_IPCLKPORT_I_CLK_TS		10
128*c9ccf3a3SEmmanuel Vadot #define IMEM_TMU_GT_IPCLKPORT_I_CLK_TS		11
129*c9ccf3a3SEmmanuel Vadot #define IMEM_NR_CLK				12
130*c9ccf3a3SEmmanuel Vadot 
131*c9ccf3a3SEmmanuel Vadot /* MFC */
132*c9ccf3a3SEmmanuel Vadot #define MFC_MFC_IPCLKPORT_ACLK			1
133*c9ccf3a3SEmmanuel Vadot #define MFC_NR_CLK				2
134*c9ccf3a3SEmmanuel Vadot 
135*c9ccf3a3SEmmanuel Vadot /* CAM_CSI */
136*c9ccf3a3SEmmanuel Vadot #define CAM_CSI0_0_IPCLKPORT_I_ACLK		1
137*c9ccf3a3SEmmanuel Vadot #define CAM_CSI0_1_IPCLKPORT_I_ACLK		2
138*c9ccf3a3SEmmanuel Vadot #define CAM_CSI0_2_IPCLKPORT_I_ACLK		3
139*c9ccf3a3SEmmanuel Vadot #define CAM_CSI0_3_IPCLKPORT_I_ACLK		4
140*c9ccf3a3SEmmanuel Vadot #define CAM_CSI1_0_IPCLKPORT_I_ACLK		5
141*c9ccf3a3SEmmanuel Vadot #define CAM_CSI1_1_IPCLKPORT_I_ACLK		6
142*c9ccf3a3SEmmanuel Vadot #define CAM_CSI1_2_IPCLKPORT_I_ACLK		7
143*c9ccf3a3SEmmanuel Vadot #define CAM_CSI1_3_IPCLKPORT_I_ACLK		8
144*c9ccf3a3SEmmanuel Vadot #define CAM_CSI2_0_IPCLKPORT_I_ACLK		9
145*c9ccf3a3SEmmanuel Vadot #define CAM_CSI2_1_IPCLKPORT_I_ACLK		10
146*c9ccf3a3SEmmanuel Vadot #define CAM_CSI2_2_IPCLKPORT_I_ACLK		11
147*c9ccf3a3SEmmanuel Vadot #define CAM_CSI2_3_IPCLKPORT_I_ACLK		12
148*c9ccf3a3SEmmanuel Vadot #define CAM_CSI_NR_CLK				13
149*c9ccf3a3SEmmanuel Vadot 
150*c9ccf3a3SEmmanuel Vadot #endif /*_DT_BINDINGS_CLOCK_FSD_H */
151