xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/dra7.h (revision e67e85659c0de33e617e5fbf1028c6e8b49eee53)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright 2017 Texas Instruments, Inc.
4c66ec88fSEmmanuel Vadot  */
5c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLK_DRA7_H
6c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLK_DRA7_H
7c66ec88fSEmmanuel Vadot 
8c66ec88fSEmmanuel Vadot #define DRA7_CLKCTRL_OFFSET	0x20
9c66ec88fSEmmanuel Vadot #define DRA7_CLKCTRL_INDEX(offset)	((offset) - DRA7_CLKCTRL_OFFSET)
10c66ec88fSEmmanuel Vadot 
11c66ec88fSEmmanuel Vadot /* XXX: Compatibility part begin, remove this once compatibility support is no longer needed */
12c66ec88fSEmmanuel Vadot 
13c66ec88fSEmmanuel Vadot /* mpu clocks */
14c66ec88fSEmmanuel Vadot #define DRA7_MPU_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
15c66ec88fSEmmanuel Vadot 
16c66ec88fSEmmanuel Vadot /* ipu clocks */
17c66ec88fSEmmanuel Vadot #define _DRA7_IPU_CLKCTRL_OFFSET	0x40
18c66ec88fSEmmanuel Vadot #define _DRA7_IPU_CLKCTRL_INDEX(offset)	((offset) - _DRA7_IPU_CLKCTRL_OFFSET)
19c66ec88fSEmmanuel Vadot #define DRA7_MCASP1_CLKCTRL	_DRA7_IPU_CLKCTRL_INDEX(0x50)
20c66ec88fSEmmanuel Vadot #define DRA7_TIMER5_CLKCTRL	_DRA7_IPU_CLKCTRL_INDEX(0x58)
21c66ec88fSEmmanuel Vadot #define DRA7_TIMER6_CLKCTRL	_DRA7_IPU_CLKCTRL_INDEX(0x60)
22c66ec88fSEmmanuel Vadot #define DRA7_TIMER7_CLKCTRL	_DRA7_IPU_CLKCTRL_INDEX(0x68)
23c66ec88fSEmmanuel Vadot #define DRA7_TIMER8_CLKCTRL	_DRA7_IPU_CLKCTRL_INDEX(0x70)
24c66ec88fSEmmanuel Vadot #define DRA7_I2C5_CLKCTRL	_DRA7_IPU_CLKCTRL_INDEX(0x78)
25c66ec88fSEmmanuel Vadot #define DRA7_UART6_CLKCTRL	_DRA7_IPU_CLKCTRL_INDEX(0x80)
26c66ec88fSEmmanuel Vadot 
27c66ec88fSEmmanuel Vadot /* rtc clocks */
28c66ec88fSEmmanuel Vadot #define DRA7_RTC_CLKCTRL_OFFSET	0x40
29c66ec88fSEmmanuel Vadot #define DRA7_RTC_CLKCTRL_INDEX(offset)	((offset) - DRA7_RTC_CLKCTRL_OFFSET)
30c66ec88fSEmmanuel Vadot #define DRA7_RTCSS_CLKCTRL	DRA7_RTC_CLKCTRL_INDEX(0x44)
31c66ec88fSEmmanuel Vadot 
32c66ec88fSEmmanuel Vadot /* vip clocks */
33c66ec88fSEmmanuel Vadot #define DRA7_VIP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
34c66ec88fSEmmanuel Vadot #define DRA7_VIP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
35c66ec88fSEmmanuel Vadot #define DRA7_VIP3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
36c66ec88fSEmmanuel Vadot 
37c66ec88fSEmmanuel Vadot /* vpe clocks */
38c66ec88fSEmmanuel Vadot #define DRA7_VPE_CLKCTRL_OFFSET	0x60
39c66ec88fSEmmanuel Vadot #define DRA7_VPE_CLKCTRL_INDEX(offset)	((offset) - DRA7_VPE_CLKCTRL_OFFSET)
40c66ec88fSEmmanuel Vadot #define DRA7_VPE_CLKCTRL	DRA7_VPE_CLKCTRL_INDEX(0x64)
41c66ec88fSEmmanuel Vadot 
42c66ec88fSEmmanuel Vadot /* coreaon clocks */
43c66ec88fSEmmanuel Vadot #define DRA7_SMARTREFLEX_MPU_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
44c66ec88fSEmmanuel Vadot #define DRA7_SMARTREFLEX_CORE_CLKCTRL	DRA7_CLKCTRL_INDEX(0x38)
45c66ec88fSEmmanuel Vadot 
46c66ec88fSEmmanuel Vadot /* l3main1 clocks */
47c66ec88fSEmmanuel Vadot #define DRA7_L3_MAIN_1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
48c66ec88fSEmmanuel Vadot #define DRA7_GPMC_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
49c66ec88fSEmmanuel Vadot #define DRA7_TPCC_CLKCTRL	DRA7_CLKCTRL_INDEX(0x70)
50c66ec88fSEmmanuel Vadot #define DRA7_TPTC0_CLKCTRL	DRA7_CLKCTRL_INDEX(0x78)
51c66ec88fSEmmanuel Vadot #define DRA7_TPTC1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
52c66ec88fSEmmanuel Vadot #define DRA7_VCP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
53c66ec88fSEmmanuel Vadot #define DRA7_VCP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x90)
54c66ec88fSEmmanuel Vadot 
55c66ec88fSEmmanuel Vadot /* dma clocks */
56c66ec88fSEmmanuel Vadot #define DRA7_DMA_SYSTEM_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
57c66ec88fSEmmanuel Vadot 
58c66ec88fSEmmanuel Vadot /* emif clocks */
59c66ec88fSEmmanuel Vadot #define DRA7_DMM_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
60c66ec88fSEmmanuel Vadot 
61c66ec88fSEmmanuel Vadot /* atl clocks */
62c66ec88fSEmmanuel Vadot #define DRA7_ATL_CLKCTRL_OFFSET	0x0
63c66ec88fSEmmanuel Vadot #define DRA7_ATL_CLKCTRL_INDEX(offset)	((offset) - DRA7_ATL_CLKCTRL_OFFSET)
64c66ec88fSEmmanuel Vadot #define DRA7_ATL_CLKCTRL	DRA7_ATL_CLKCTRL_INDEX(0x0)
65c66ec88fSEmmanuel Vadot 
66c66ec88fSEmmanuel Vadot /* l4cfg clocks */
67c66ec88fSEmmanuel Vadot #define DRA7_L4_CFG_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
68c66ec88fSEmmanuel Vadot #define DRA7_SPINLOCK_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
69c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
70c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
71c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
72c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX4_CLKCTRL	DRA7_CLKCTRL_INDEX(0x58)
73c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX5_CLKCTRL	DRA7_CLKCTRL_INDEX(0x60)
74c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX6_CLKCTRL	DRA7_CLKCTRL_INDEX(0x68)
75c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX7_CLKCTRL	DRA7_CLKCTRL_INDEX(0x70)
76c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX8_CLKCTRL	DRA7_CLKCTRL_INDEX(0x78)
77c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX9_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
78c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX10_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
79c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX11_CLKCTRL	DRA7_CLKCTRL_INDEX(0x90)
80c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX12_CLKCTRL	DRA7_CLKCTRL_INDEX(0x98)
81c66ec88fSEmmanuel Vadot #define DRA7_MAILBOX13_CLKCTRL	DRA7_CLKCTRL_INDEX(0xa0)
82c66ec88fSEmmanuel Vadot 
83c66ec88fSEmmanuel Vadot /* l3instr clocks */
84c66ec88fSEmmanuel Vadot #define DRA7_L3_MAIN_2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
85c66ec88fSEmmanuel Vadot #define DRA7_L3_INSTR_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
86c66ec88fSEmmanuel Vadot 
87c66ec88fSEmmanuel Vadot /* dss clocks */
88c66ec88fSEmmanuel Vadot #define DRA7_DSS_CORE_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
89c66ec88fSEmmanuel Vadot #define DRA7_BB2D_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
90c66ec88fSEmmanuel Vadot 
91c66ec88fSEmmanuel Vadot /* l3init clocks */
92c66ec88fSEmmanuel Vadot #define DRA7_MMC1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
93c66ec88fSEmmanuel Vadot #define DRA7_MMC2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
94c66ec88fSEmmanuel Vadot #define DRA7_USB_OTG_SS2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x40)
95c66ec88fSEmmanuel Vadot #define DRA7_USB_OTG_SS3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
96c66ec88fSEmmanuel Vadot #define DRA7_USB_OTG_SS4_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
97c66ec88fSEmmanuel Vadot #define DRA7_SATA_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
98c66ec88fSEmmanuel Vadot #define DRA7_PCIE1_CLKCTRL	DRA7_CLKCTRL_INDEX(0xb0)
99c66ec88fSEmmanuel Vadot #define DRA7_PCIE2_CLKCTRL	DRA7_CLKCTRL_INDEX(0xb8)
100c66ec88fSEmmanuel Vadot #define DRA7_GMAC_CLKCTRL	DRA7_CLKCTRL_INDEX(0xd0)
101c66ec88fSEmmanuel Vadot #define DRA7_OCP2SCP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0xe0)
102c66ec88fSEmmanuel Vadot #define DRA7_OCP2SCP3_CLKCTRL	DRA7_CLKCTRL_INDEX(0xe8)
103c66ec88fSEmmanuel Vadot #define DRA7_USB_OTG_SS1_CLKCTRL	DRA7_CLKCTRL_INDEX(0xf0)
104c66ec88fSEmmanuel Vadot 
105c66ec88fSEmmanuel Vadot /* l4per clocks */
106c66ec88fSEmmanuel Vadot #define _DRA7_L4PER_CLKCTRL_OFFSET	0x0
107c66ec88fSEmmanuel Vadot #define _DRA7_L4PER_CLKCTRL_INDEX(offset)	((offset) - _DRA7_L4PER_CLKCTRL_OFFSET)
108c66ec88fSEmmanuel Vadot #define DRA7_L4_PER2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xc)
109c66ec88fSEmmanuel Vadot #define DRA7_L4_PER3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x14)
110c66ec88fSEmmanuel Vadot #define DRA7_TIMER10_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x28)
111c66ec88fSEmmanuel Vadot #define DRA7_TIMER11_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x30)
112c66ec88fSEmmanuel Vadot #define DRA7_TIMER2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x38)
113c66ec88fSEmmanuel Vadot #define DRA7_TIMER3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x40)
114c66ec88fSEmmanuel Vadot #define DRA7_TIMER4_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x48)
115c66ec88fSEmmanuel Vadot #define DRA7_TIMER9_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x50)
116c66ec88fSEmmanuel Vadot #define DRA7_ELM_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x58)
117c66ec88fSEmmanuel Vadot #define DRA7_GPIO2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x60)
118c66ec88fSEmmanuel Vadot #define DRA7_GPIO3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x68)
119c66ec88fSEmmanuel Vadot #define DRA7_GPIO4_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x70)
120c66ec88fSEmmanuel Vadot #define DRA7_GPIO5_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x78)
121c66ec88fSEmmanuel Vadot #define DRA7_GPIO6_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x80)
122c66ec88fSEmmanuel Vadot #define DRA7_HDQ1W_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x88)
123c66ec88fSEmmanuel Vadot #define DRA7_EPWMSS1_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x90)
124c66ec88fSEmmanuel Vadot #define DRA7_EPWMSS2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x98)
125c66ec88fSEmmanuel Vadot #define DRA7_I2C1_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xa0)
126c66ec88fSEmmanuel Vadot #define DRA7_I2C2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xa8)
127c66ec88fSEmmanuel Vadot #define DRA7_I2C3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xb0)
128c66ec88fSEmmanuel Vadot #define DRA7_I2C4_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xb8)
129c66ec88fSEmmanuel Vadot #define DRA7_L4_PER1_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xc0)
130c66ec88fSEmmanuel Vadot #define DRA7_EPWMSS0_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xc4)
131c66ec88fSEmmanuel Vadot #define DRA7_TIMER13_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xc8)
132c66ec88fSEmmanuel Vadot #define DRA7_TIMER14_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xd0)
133c66ec88fSEmmanuel Vadot #define DRA7_TIMER15_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xd8)
134c66ec88fSEmmanuel Vadot #define DRA7_MCSPI1_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xf0)
135c66ec88fSEmmanuel Vadot #define DRA7_MCSPI2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0xf8)
136c66ec88fSEmmanuel Vadot #define DRA7_MCSPI3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x100)
137c66ec88fSEmmanuel Vadot #define DRA7_MCSPI4_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x108)
138c66ec88fSEmmanuel Vadot #define DRA7_GPIO7_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x110)
139c66ec88fSEmmanuel Vadot #define DRA7_GPIO8_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x118)
140c66ec88fSEmmanuel Vadot #define DRA7_MMC3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x120)
141c66ec88fSEmmanuel Vadot #define DRA7_MMC4_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x128)
142c66ec88fSEmmanuel Vadot #define DRA7_TIMER16_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x130)
143c66ec88fSEmmanuel Vadot #define DRA7_QSPI_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x138)
144c66ec88fSEmmanuel Vadot #define DRA7_UART1_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x140)
145c66ec88fSEmmanuel Vadot #define DRA7_UART2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x148)
146c66ec88fSEmmanuel Vadot #define DRA7_UART3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x150)
147c66ec88fSEmmanuel Vadot #define DRA7_UART4_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x158)
148c66ec88fSEmmanuel Vadot #define DRA7_MCASP2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x160)
149c66ec88fSEmmanuel Vadot #define DRA7_MCASP3_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x168)
150c66ec88fSEmmanuel Vadot #define DRA7_UART5_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x170)
151c66ec88fSEmmanuel Vadot #define DRA7_MCASP5_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x178)
152c66ec88fSEmmanuel Vadot #define DRA7_MCASP8_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x190)
153c66ec88fSEmmanuel Vadot #define DRA7_MCASP4_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x198)
154c66ec88fSEmmanuel Vadot #define DRA7_AES1_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1a0)
155c66ec88fSEmmanuel Vadot #define DRA7_AES2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1a8)
156c66ec88fSEmmanuel Vadot #define DRA7_DES_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1b0)
157c66ec88fSEmmanuel Vadot #define DRA7_RNG_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1c0)
158c66ec88fSEmmanuel Vadot #define DRA7_SHAM_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1c8)
159c66ec88fSEmmanuel Vadot #define DRA7_UART7_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1d0)
160c66ec88fSEmmanuel Vadot #define DRA7_UART8_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1e0)
161c66ec88fSEmmanuel Vadot #define DRA7_UART9_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1e8)
162c66ec88fSEmmanuel Vadot #define DRA7_DCAN2_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x1f0)
163c66ec88fSEmmanuel Vadot #define DRA7_MCASP6_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x204)
164c66ec88fSEmmanuel Vadot #define DRA7_MCASP7_CLKCTRL	_DRA7_L4PER_CLKCTRL_INDEX(0x208)
165c66ec88fSEmmanuel Vadot 
166c66ec88fSEmmanuel Vadot /* wkupaon clocks */
167c66ec88fSEmmanuel Vadot #define DRA7_L4_WKUP_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
168c66ec88fSEmmanuel Vadot #define DRA7_WD_TIMER2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
169c66ec88fSEmmanuel Vadot #define DRA7_GPIO1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x38)
170c66ec88fSEmmanuel Vadot #define DRA7_TIMER1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x40)
171c66ec88fSEmmanuel Vadot #define DRA7_TIMER12_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
172c66ec88fSEmmanuel Vadot #define DRA7_COUNTER_32K_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
173c66ec88fSEmmanuel Vadot #define DRA7_UART10_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
174c66ec88fSEmmanuel Vadot #define DRA7_DCAN1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
175c66ec88fSEmmanuel Vadot #define DRA7_ADC_CLKCTRL	DRA7_CLKCTRL_INDEX(0xa0)
176c66ec88fSEmmanuel Vadot 
177c66ec88fSEmmanuel Vadot /* XXX: Compatibility part end. */
178c66ec88fSEmmanuel Vadot 
179c66ec88fSEmmanuel Vadot /* mpu clocks */
180c66ec88fSEmmanuel Vadot #define DRA7_MPU_MPU_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
181c66ec88fSEmmanuel Vadot 
182c66ec88fSEmmanuel Vadot /* dsp1 clocks */
183c66ec88fSEmmanuel Vadot #define DRA7_DSP1_MMU0_DSP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
184c66ec88fSEmmanuel Vadot 
185c66ec88fSEmmanuel Vadot /* ipu1 clocks */
186c66ec88fSEmmanuel Vadot #define DRA7_IPU1_MMU_IPU1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
187c66ec88fSEmmanuel Vadot 
188c66ec88fSEmmanuel Vadot /* ipu clocks */
189c66ec88fSEmmanuel Vadot #define DRA7_IPU_CLKCTRL_OFFSET	0x50
190c66ec88fSEmmanuel Vadot #define DRA7_IPU_CLKCTRL_INDEX(offset)	((offset) - DRA7_IPU_CLKCTRL_OFFSET)
191c66ec88fSEmmanuel Vadot #define DRA7_IPU_MCASP1_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x50)
192c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER5_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x58)
193c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER6_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x60)
194c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER7_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x68)
195c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER8_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x70)
196c66ec88fSEmmanuel Vadot #define DRA7_IPU_I2C5_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x78)
197c66ec88fSEmmanuel Vadot #define DRA7_IPU_UART6_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x80)
198c66ec88fSEmmanuel Vadot 
199c66ec88fSEmmanuel Vadot /* dsp2 clocks */
200c66ec88fSEmmanuel Vadot #define DRA7_DSP2_MMU0_DSP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
201c66ec88fSEmmanuel Vadot 
202c66ec88fSEmmanuel Vadot /* rtc clocks */
203c66ec88fSEmmanuel Vadot #define DRA7_RTC_RTCSS_CLKCTRL	DRA7_CLKCTRL_INDEX(0x44)
204c66ec88fSEmmanuel Vadot 
205c66ec88fSEmmanuel Vadot /* vip clocks */
206c66ec88fSEmmanuel Vadot #define DRA7_CAM_VIP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
207c66ec88fSEmmanuel Vadot #define DRA7_CAM_VIP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
208c66ec88fSEmmanuel Vadot #define DRA7_CAM_VIP3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
209c66ec88fSEmmanuel Vadot 
210c66ec88fSEmmanuel Vadot /* vpe clocks */
211c66ec88fSEmmanuel Vadot #define DRA7_VPE_CLKCTRL_OFFSET	0x60
212c66ec88fSEmmanuel Vadot #define DRA7_VPE_CLKCTRL_INDEX(offset)	((offset) - DRA7_VPE_CLKCTRL_OFFSET)
213c66ec88fSEmmanuel Vadot #define DRA7_VPE_VPE_CLKCTRL	DRA7_VPE_CLKCTRL_INDEX(0x64)
214c66ec88fSEmmanuel Vadot 
215c66ec88fSEmmanuel Vadot /* coreaon clocks */
216c66ec88fSEmmanuel Vadot #define DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
217c66ec88fSEmmanuel Vadot #define DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL	DRA7_CLKCTRL_INDEX(0x38)
218c66ec88fSEmmanuel Vadot 
219c66ec88fSEmmanuel Vadot /* l3main1 clocks */
220c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_L3_MAIN_1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
221c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_GPMC_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
222c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_TPCC_CLKCTRL	DRA7_CLKCTRL_INDEX(0x70)
223c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_TPTC0_CLKCTRL	DRA7_CLKCTRL_INDEX(0x78)
224c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_TPTC1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
225c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_VCP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
226c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_VCP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x90)
227c66ec88fSEmmanuel Vadot 
228c66ec88fSEmmanuel Vadot /* ipu2 clocks */
229c66ec88fSEmmanuel Vadot #define DRA7_IPU2_MMU_IPU2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
230c66ec88fSEmmanuel Vadot 
231c66ec88fSEmmanuel Vadot /* dma clocks */
232c66ec88fSEmmanuel Vadot #define DRA7_DMA_DMA_SYSTEM_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
233c66ec88fSEmmanuel Vadot 
234c66ec88fSEmmanuel Vadot /* emif clocks */
235c66ec88fSEmmanuel Vadot #define DRA7_EMIF_DMM_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
236c66ec88fSEmmanuel Vadot 
237c66ec88fSEmmanuel Vadot /* atl clocks */
238c66ec88fSEmmanuel Vadot #define DRA7_ATL_CLKCTRL_OFFSET	0x0
239c66ec88fSEmmanuel Vadot #define DRA7_ATL_CLKCTRL_INDEX(offset)	((offset) - DRA7_ATL_CLKCTRL_OFFSET)
240c66ec88fSEmmanuel Vadot #define DRA7_ATL_ATL_CLKCTRL	DRA7_ATL_CLKCTRL_INDEX(0x0)
241c66ec88fSEmmanuel Vadot 
242c66ec88fSEmmanuel Vadot /* l4cfg clocks */
243c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_L4_CFG_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
244c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_SPINLOCK_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
245c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
246c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
247c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
248c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX4_CLKCTRL	DRA7_CLKCTRL_INDEX(0x58)
249c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX5_CLKCTRL	DRA7_CLKCTRL_INDEX(0x60)
250c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX6_CLKCTRL	DRA7_CLKCTRL_INDEX(0x68)
251c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX7_CLKCTRL	DRA7_CLKCTRL_INDEX(0x70)
252c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX8_CLKCTRL	DRA7_CLKCTRL_INDEX(0x78)
253c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX9_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
254c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX10_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
255c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX11_CLKCTRL	DRA7_CLKCTRL_INDEX(0x90)
256c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX12_CLKCTRL	DRA7_CLKCTRL_INDEX(0x98)
257c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX13_CLKCTRL	DRA7_CLKCTRL_INDEX(0xa0)
258c66ec88fSEmmanuel Vadot 
259c66ec88fSEmmanuel Vadot /* l3instr clocks */
260c66ec88fSEmmanuel Vadot #define DRA7_L3INSTR_L3_MAIN_2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
261c66ec88fSEmmanuel Vadot #define DRA7_L3INSTR_L3_INSTR_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
262c66ec88fSEmmanuel Vadot 
263*e67e8565SEmmanuel Vadot /* iva clocks */
264*e67e8565SEmmanuel Vadot #define DRA7_IVA_CLKCTRL		DRA7_CLKCTRL_INDEX(0x20)
265*e67e8565SEmmanuel Vadot #define DRA7_SL2IF_CLKCTRL		DRA7_CLKCTRL_INDEX(0x28)
266*e67e8565SEmmanuel Vadot 
267c66ec88fSEmmanuel Vadot /* dss clocks */
268c66ec88fSEmmanuel Vadot #define DRA7_DSS_DSS_CORE_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
269c66ec88fSEmmanuel Vadot #define DRA7_DSS_BB2D_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
270c66ec88fSEmmanuel Vadot 
271*e67e8565SEmmanuel Vadot /* gpu clocks */
272*e67e8565SEmmanuel Vadot #define DRA7_GPU_CLKCTRL		DRA7_CLKCTRL_INDEX(0x20)
273*e67e8565SEmmanuel Vadot 
274c66ec88fSEmmanuel Vadot /* l3init clocks */
275c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_MMC1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
276c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_MMC2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
277c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x40)
278c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
279c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS4_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
280c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_SATA_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
281c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_OCP2SCP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0xe0)
282c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_OCP2SCP3_CLKCTRL	DRA7_CLKCTRL_INDEX(0xe8)
283c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS1_CLKCTRL	DRA7_CLKCTRL_INDEX(0xf0)
284c66ec88fSEmmanuel Vadot 
285c66ec88fSEmmanuel Vadot /* pcie clocks */
286c66ec88fSEmmanuel Vadot #define DRA7_PCIE_CLKCTRL_OFFSET	0xb0
287c66ec88fSEmmanuel Vadot #define DRA7_PCIE_CLKCTRL_INDEX(offset)	((offset) - DRA7_PCIE_CLKCTRL_OFFSET)
288c66ec88fSEmmanuel Vadot #define DRA7_PCIE_PCIE1_CLKCTRL	DRA7_PCIE_CLKCTRL_INDEX(0xb0)
289c66ec88fSEmmanuel Vadot #define DRA7_PCIE_PCIE2_CLKCTRL	DRA7_PCIE_CLKCTRL_INDEX(0xb8)
290c66ec88fSEmmanuel Vadot 
291c66ec88fSEmmanuel Vadot /* gmac clocks */
292c66ec88fSEmmanuel Vadot #define DRA7_GMAC_CLKCTRL_OFFSET	0xd0
293c66ec88fSEmmanuel Vadot #define DRA7_GMAC_CLKCTRL_INDEX(offset)	((offset) - DRA7_GMAC_CLKCTRL_OFFSET)
294c66ec88fSEmmanuel Vadot #define DRA7_GMAC_GMAC_CLKCTRL	DRA7_GMAC_CLKCTRL_INDEX(0xd0)
295c66ec88fSEmmanuel Vadot 
296c66ec88fSEmmanuel Vadot /* l4per clocks */
297c66ec88fSEmmanuel Vadot #define DRA7_L4PER_CLKCTRL_OFFSET	0x28
298c66ec88fSEmmanuel Vadot #define DRA7_L4PER_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4PER_CLKCTRL_OFFSET)
299c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER10_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x28)
300c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER11_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x30)
301c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x38)
302c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x40)
303c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x48)
304c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER9_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x50)
305c66ec88fSEmmanuel Vadot #define DRA7_L4PER_ELM_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x58)
306c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x60)
307c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x68)
308c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x70)
309c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO5_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x78)
310c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO6_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x80)
311c66ec88fSEmmanuel Vadot #define DRA7_L4PER_HDQ1W_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x88)
312c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xa0)
313c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xa8)
314c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xb0)
315c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xb8)
316c66ec88fSEmmanuel Vadot #define DRA7_L4PER_L4_PER1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xc0)
317c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xf0)
318c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xf8)
319c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x100)
320c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x108)
321c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO7_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x110)
322c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO8_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x118)
323c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MMC3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x120)
324c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MMC4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x128)
325c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x140)
326c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x148)
327c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x150)
328c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x158)
329c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART5_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x170)
330c66ec88fSEmmanuel Vadot 
331c66ec88fSEmmanuel Vadot /* l4sec clocks */
332c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_CLKCTRL_OFFSET	0x1a0
333c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4SEC_CLKCTRL_OFFSET)
334c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_AES1_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1a0)
335c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_AES2_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1a8)
336c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_DES_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1b0)
337c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_RNG_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1c0)
338c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_SHAM_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1c8)
3396be33864SEmmanuel Vadot #define DRA7_L4SEC_SHAM2_CLKCTRL DRA7_L4SEC_CLKCTRL_INDEX(0x1f8)
340c66ec88fSEmmanuel Vadot 
341c66ec88fSEmmanuel Vadot /* l4per2 clocks */
342c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_CLKCTRL_OFFSET	0xc
343c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4PER2_CLKCTRL_OFFSET)
344c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_L4_PER2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0xc)
345c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_PRUSS1_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x18)
346c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_PRUSS2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x20)
347c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_EPWMSS1_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x90)
348c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_EPWMSS2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x98)
349c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_EPWMSS0_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0xc4)
350c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_QSPI_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x138)
351c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x160)
352c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP3_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x168)
353c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP5_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x178)
354c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP8_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x190)
355c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP4_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x198)
356c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_UART7_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1d0)
357c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_UART8_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1e0)
358c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_UART9_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1e8)
359c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_DCAN2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1f0)
360c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP6_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x204)
361c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP7_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x208)
362c66ec88fSEmmanuel Vadot 
363c66ec88fSEmmanuel Vadot /* l4per3 clocks */
364c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_CLKCTRL_OFFSET	0x14
365c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4PER3_CLKCTRL_OFFSET)
366c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_L4_PER3_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0x14)
367c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER13_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0xc8)
368c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER14_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0xd0)
369c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER15_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0xd8)
370c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER16_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0x130)
371c66ec88fSEmmanuel Vadot 
372c66ec88fSEmmanuel Vadot /* wkupaon clocks */
373c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_L4_WKUP_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
374c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_WD_TIMER2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
375c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_GPIO1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x38)
376c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_TIMER1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x40)
377c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_TIMER12_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
378c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_COUNTER_32K_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
379c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_UART10_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
380c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_DCAN1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
381c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_ADC_CLKCTRL	DRA7_CLKCTRL_INDEX(0xa0)
382c66ec88fSEmmanuel Vadot 
383c66ec88fSEmmanuel Vadot #endif
384