xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/cix,sky1.h (revision 833e5d42ab135b0238e61c5b3c19b8619677cbfa)
1*833e5d42SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*833e5d42SEmmanuel Vadot /*
3*833e5d42SEmmanuel Vadot  * Copyright 2024-2025 Cix Technology Group Co., Ltd.
4*833e5d42SEmmanuel Vadot  */
5*833e5d42SEmmanuel Vadot 
6*833e5d42SEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_CIX_SKY1_H
7*833e5d42SEmmanuel Vadot #define _DT_BINDINGS_CLK_CIX_SKY1_H
8*833e5d42SEmmanuel Vadot 
9*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_GICxCLK			0
10*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_PPUCLK			1
11*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_PERIPHCLK			2
12*833e5d42SEmmanuel Vadot #define CLK_TREE_DSU_CLK			3
13*833e5d42SEmmanuel Vadot #define CLK_TREE_DSU_PCLK			4
14*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_BC0			5
15*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_BC1			6
16*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_BC2			7
17*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_BC3			8
18*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_MC0			9
19*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_MC1			10
20*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_MC2			11
21*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_MC3			12
22*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_LC0			13
23*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_LC1			14
24*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_LC2			15
25*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_CLK_LC3			16
26*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL0_PCLK			17
27*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL1_PCLK			18
28*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL2_PCLK			19
29*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL3_PCLK			20
30*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_DMA0_PCLK			21
31*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_DMA1_PCLK			22
32*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_DMA2_PCLK			23
33*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_DMA3_PCLK			24
34*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_PHY0_PSM			25
35*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_PHY1_PSM			26
36*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_PHY0_APBCLK		27
37*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_PHY1_APBCLK		28
38*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_APB_CLK			29
39*833e5d42SEmmanuel Vadot #define CLK_TREE_GPU_CLK_400M			30
40*833e5d42SEmmanuel Vadot #define CLK_TREE_GPU_CLK_CORE			31
41*833e5d42SEmmanuel Vadot #define CLK_TREE_GPU_CLK_STACKS			32
42*833e5d42SEmmanuel Vadot #define CLK_TREE_DP0_PIXEL0			33
43*833e5d42SEmmanuel Vadot #define CLK_TREE_DP0_PIXEL1			34
44*833e5d42SEmmanuel Vadot #define CLK_TREE_DP1_PIXEL0			35
45*833e5d42SEmmanuel Vadot #define CLK_TREE_DP1_PIXEL1			36
46*833e5d42SEmmanuel Vadot #define CLK_TREE_DP2_PIXEL0			37
47*833e5d42SEmmanuel Vadot #define CLK_TREE_DP2_PIXEL1			38
48*833e5d42SEmmanuel Vadot #define CLK_TREE_DP3_PIXEL0			39
49*833e5d42SEmmanuel Vadot #define CLK_TREE_DP3_PIXEL1			40
50*833e5d42SEmmanuel Vadot #define CLK_TREE_DP4_PIXEL0			41
51*833e5d42SEmmanuel Vadot #define CLK_TREE_DP4_PIXEL1			42
52*833e5d42SEmmanuel Vadot #define CLK_TREE_DPU_CLK			43
53*833e5d42SEmmanuel Vadot #define CLK_TREE_DPU0_ACLK			44
54*833e5d42SEmmanuel Vadot #define CLK_TREE_DPU1_ACLK			45
55*833e5d42SEmmanuel Vadot #define CLK_TREE_DPU2_ACLK			46
56*833e5d42SEmmanuel Vadot #define CLK_TREE_DPU3_ACLK			47
57*833e5d42SEmmanuel Vadot #define CLK_TREE_DPU4_ACLK			48
58*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC0_VIDCLK0			49
59*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC0_VIDCLK1			50
60*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC1_VIDCLK0			51
61*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC1_VIDCLK1			52
62*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC2_VIDCLK0			53
63*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC2_VIDCLK1			54
64*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC3_VIDCLK0			55
65*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC3_VIDCLK1			56
66*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC4_VIDCLK0			57
67*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC4_VIDCLK1			58
68*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC0_APBCLK			59
69*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC1_APBCLK			60
70*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC2_APBCLK			61
71*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC3_APBCLK			62
72*833e5d42SEmmanuel Vadot #define CLK_TREE_DPC4_APBCLK			63
73*833e5d42SEmmanuel Vadot #define CLK_TREE_NPU_MEMCLK			64
74*833e5d42SEmmanuel Vadot #define CLK_TREE_NPU_SYSCLK			65
75*833e5d42SEmmanuel Vadot #define CLK_TREE_NPU_DBGCLK			66
76*833e5d42SEmmanuel Vadot #define CLK_TREE_VPU_APBCLK			67
77*833e5d42SEmmanuel Vadot #define CLK_TREE_ISP_ACLK			68
78*833e5d42SEmmanuel Vadot #define CLK_TREE_ISP_SCLK			69
79*833e5d42SEmmanuel Vadot #define CLK_TREE_AUDIO_CLK4			70
80*833e5d42SEmmanuel Vadot #define CLK_TREE_AUDIO_CLK5			71
81*833e5d42SEmmanuel Vadot #define CLK_TREE_CAMERA_MCLK0			72
82*833e5d42SEmmanuel Vadot #define CLK_TREE_CAMERA_MCLK1			73
83*833e5d42SEmmanuel Vadot #define CLK_TREE_CAMERA_MCLK2			74
84*833e5d42SEmmanuel Vadot #define CLK_TREE_CAMERA_MCLK3			75
85*833e5d42SEmmanuel Vadot #define CLK_TREE_AUDIO_CLK0			76
86*833e5d42SEmmanuel Vadot #define CLK_TREE_AUDIO_CLK1			77
87*833e5d42SEmmanuel Vadot #define CLK_TREE_AUDIO_CLK2			78
88*833e5d42SEmmanuel Vadot #define CLK_TREE_AUDIO_CLK3			79
89*833e5d42SEmmanuel Vadot #define CLK_TREE_MM_NI700_CLK			80
90*833e5d42SEmmanuel Vadot #define CLK_TREE_SYS_NI700_CLK			81
91*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC0_ACLK			82
92*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC1_ACLK			83
93*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC0_DIV_ACLK			84
94*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC0_DIV_TXCLK		85
95*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC0_RGMII0_TXCLK		86
96*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC1_DIV_ACLK			87
97*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC1_DIV_TXCLK		88
98*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC1_RGMII0_TXCLK		89
99*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC0_PCLK			90
100*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC1_PCLK			91
101*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_0_AXI_GATE		92
102*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_0_APB_GATE		93
103*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_1_AXI_GATE		94
104*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_1_APB_GATE		95
105*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_2_AXI_GATE		96
106*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_2_APB_GATE		97
107*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_3_AXI_GATE		98
108*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_3_APB_GATE		99
109*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_0_PHY_GATE		100
110*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_1_PHY_GATE		101
111*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_2_PHY_GATE		102
112*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_3_PHY_GATE		103
113*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_AXI_GATE		104
114*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_APB_GATE		105
115*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_PHY2_GATE		106
116*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_PHY3_GATE		107
117*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_0_AXI_GATE		108
118*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_0_APB_GATE		109
119*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_0_PHY2_GATE		110
120*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_0_PHY3_GATE		111
121*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_1_AXI_GATE		112
122*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_1_APB_GATE		113
123*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_1_PHY2_GATE		114
124*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_1_PHY3_GATE		115
125*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_2_AXI_GATE		116
126*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_2_APB_GATE		117
127*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_2_PHY2_GATE		118
128*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_2_PHY3_GATE		119
129*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_0_AXI_GATE		120
130*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_0_APB_GATE		121
131*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_0_PHY2_GATE		122
132*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_1_AXI_GATE		123
133*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_1_APB_GATE		124
134*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_1_PHY2_GATE		125
135*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_PHY3_GATE		126
136*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_0_CLK_SOF			127
137*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_1_CLK_SOF			128
138*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_2_CLK_SOF			129
139*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_3_CLK_SOF			130
140*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_CLK_SOF		131
141*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H0_CLK_SOF		132
142*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H1_CLK_SOF		133
143*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H2_CLK_SOF		134
144*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_H0_CLK_SOF		135
145*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_H1_CLK_SOF		136
146*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_0_CLK_LPM			137
147*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_1_CLK_LPM			138
148*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_2_CLK_LPM			139
149*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_3_CLK_LPM			140
150*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_CLK_LPM		141
151*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H0_CLK_LPM		142
152*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H1_CLK_LPM		143
153*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H2_CLK_LPM		144
154*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_H0_CLK_LPM		145
155*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_H1_CLK_LPM		146
156*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_0_PHY_REF			147
157*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_1_PHY_REF			148
158*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_2_PHY_REF			149
159*833e5d42SEmmanuel Vadot #define CLK_TREE_USB2_3_PHY_REF			150
160*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_PHY_REF		151
161*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H0_PHY_REF		152
162*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H1_PHY_REF		153
163*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H2_PHY_REF		154
164*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_H0_PHY_REF		155
165*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_H1_PHY_REF		156
166*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_DRD_PHY_x4_REF		157
167*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H0_PHY_x4_REF		158
168*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H1_PHY_x4_REF		159
169*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3C_H2_PHY_x4_REF		160
170*833e5d42SEmmanuel Vadot #define CLK_TREE_USB3A_PHY_x2_REF		161
171*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X8CTRL_APB		162
172*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X4CTRL_APB		163
173*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X2CTRL_APB		164
174*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X1_0CTRL_APB		165
175*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X1_1CTRL_APB		166
176*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X8_PHY_APB		167
177*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X4_PHY_APB		168
178*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_X211_PHY_APB		169
179*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_NI700_CLK			170
180*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_CTRL0_CLK			171
181*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_CTRL1_CLK			172
182*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_CTRL2_CLK			173
183*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_CTRL3_CLK			174
184*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_CTRL4_CLK			175
185*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL0_SYSCLK		176
186*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL1_SYSCLK		177
187*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL2_SYSCLK		178
188*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL3_SYSCLK		179
189*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL0_PIXEL0_CLK		180
190*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL0_PIXEL1_CLK		181
191*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL0_PIXEL2_CLK		182
192*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL0_PIXEL3_CLK		183
193*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL1_PIXEL0_CLK		184
194*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL2_PIXEL0_CLK		185
195*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL2_PIXEL1_CLK		186
196*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL2_PIXEL2_CLK		187
197*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL2_PIXEL3_CLK		188
198*833e5d42SEmmanuel Vadot #define CLK_TREE_CSI_CTRL3_PIXEL0_CLK		189
199*833e5d42SEmmanuel Vadot #define CLK_TREE_CI700_GCLK0			190
200*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC0_ACLK_CLK			191
201*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC1_ACLK_CLK			192
202*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC2_ACLK_CLK			193
203*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC3_ACLK_CLK			194
204*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC0_DFICLK_CLK		195
205*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC1_DFICLK_CLK		196
206*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC2_DFICLK_CLK		197
207*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC3_DFICLK_CLK		198
208*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY0_SYNC_CLK			199
209*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY1_SYNC_CLK			200
210*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY2_SYNC_CLK			201
211*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY3_SYNC_CLK			202
212*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY0_BYPASS_CLK		203
213*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY1_BYPASS_CLK		204
214*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY2_BYPASS_CLK		205
215*833e5d42SEmmanuel Vadot #define CLK_TREE_PHY3_BYPASS_CLK		206
216*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC_0_APB			207
217*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC_1_APB			208
218*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC_2_APB			209
219*833e5d42SEmmanuel Vadot #define CLK_TREE_DDRC_3_APB			210
220*833e5d42SEmmanuel Vadot #define CLK_TREE_TZC400_0_APB			211
221*833e5d42SEmmanuel Vadot #define CLK_TREE_TZC400_1_APB			212
222*833e5d42SEmmanuel Vadot #define CLK_TREE_TZC400_2_APB			213
223*833e5d42SEmmanuel Vadot #define CLK_TREE_TZC400_3_APB			214
224*833e5d42SEmmanuel Vadot #define CLK_TREE_S5_SENSOR_HUB_25M		215
225*833e5d42SEmmanuel Vadot #define CLK_TREE_S5_SENSOR_HUB_400M		216
226*833e5d42SEmmanuel Vadot #define CLK_TREE_S5_CSS600_100M			217
227*833e5d42SEmmanuel Vadot #define CLK_TREE_S5_DFD_800M			218
228*833e5d42SEmmanuel Vadot #define CLK_TREE_S5_CSU_SE_800M			219
229*833e5d42SEmmanuel Vadot #define CLK_TREE_S5_CSU_PM_800M			220
230*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_B0			221
231*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_B1			222
232*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_B2			223
233*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_B3			224
234*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_B4			225
235*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_PHY_X8		226
236*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_PHY_X4		227
237*833e5d42SEmmanuel Vadot #define CLK_TREE_PCIE_REF_PHY_X211		228
238*833e5d42SEmmanuel Vadot #define CLK_TREE_GMAC_REC_CLK			229
239*833e5d42SEmmanuel Vadot #define CLK_TREE_GPUTOP_PLL			230
240*833e5d42SEmmanuel Vadot #define CLK_TREE_GPUCORE_PLL			231
241*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_PLL_LIT			232
242*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_PLL0			233
243*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_PLL1			234
244*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_PLL2			235
245*833e5d42SEmmanuel Vadot #define CLK_TREE_CPU_PLL3			236
246*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I3C0_FUNC			237
247*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I3C1_FUNC			238
248*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_DMA_ACLK			239
249*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_XSPI_FUNC			240
250*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_XSPI_MACLK			241
251*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_TIMER_FUN			242
252*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_APB_IO_S0			243
253*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I3C0_APB			244
254*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I3C1_APB			245
255*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART0_APB			246
256*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART1_APB			247
257*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART2_APB			248
258*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART3_APB			249
259*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_SPI0_APB			250
260*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_SPI1_APB			251
261*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_XSPI_APB			252
262*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C0_APB			253
263*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C1_APB			254
264*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C2_APB			255
265*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C3_APB			256
266*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C4_APB			257
267*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C5_APB			258
268*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C6_APB			259
269*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_I2C7_APB			260
270*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_TIMER_APB			261
271*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_GPIO_APB			262
272*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART0_FUNC			263
273*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART1_FUNC			264
274*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART2_FUNC			265
275*833e5d42SEmmanuel Vadot #define CLK_TREE_FCH_UART3_FUNC			266
276*833e5d42SEmmanuel Vadot /* 267~271 not used by AP, skip */
277*833e5d42SEmmanuel Vadot #define CLK_TREE_GPU_CLK_200M			272
278*833e5d42SEmmanuel Vadot 
279*833e5d42SEmmanuel Vadot #endif
280