xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/bcm-sr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /*
2*c66ec88fSEmmanuel Vadot  *  BSD LICENSE
3*c66ec88fSEmmanuel Vadot  *
4*c66ec88fSEmmanuel Vadot  *  Copyright(c) 2017 Broadcom. All rights reserved.
5*c66ec88fSEmmanuel Vadot  *
6*c66ec88fSEmmanuel Vadot  *  Redistribution and use in source and binary forms, with or without
7*c66ec88fSEmmanuel Vadot  *  modification, are permitted provided that the following conditions
8*c66ec88fSEmmanuel Vadot  *  are met:
9*c66ec88fSEmmanuel Vadot  *
10*c66ec88fSEmmanuel Vadot  *    * Redistributions of source code must retain the above copyright
11*c66ec88fSEmmanuel Vadot  *      notice, this list of conditions and the following disclaimer.
12*c66ec88fSEmmanuel Vadot  *    * Redistributions in binary form must reproduce the above copyright
13*c66ec88fSEmmanuel Vadot  *      notice, this list of conditions and the following disclaimer in
14*c66ec88fSEmmanuel Vadot  *      the documentation and/or other materials provided with the
15*c66ec88fSEmmanuel Vadot  *      distribution.
16*c66ec88fSEmmanuel Vadot  *    * Neither the name of Broadcom Corporation nor the names of its
17*c66ec88fSEmmanuel Vadot  *      contributors may be used to endorse or promote products derived
18*c66ec88fSEmmanuel Vadot  *      from this software without specific prior written permission.
19*c66ec88fSEmmanuel Vadot  *
20*c66ec88fSEmmanuel Vadot  *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21*c66ec88fSEmmanuel Vadot  *  "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22*c66ec88fSEmmanuel Vadot  *  LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23*c66ec88fSEmmanuel Vadot  *  A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24*c66ec88fSEmmanuel Vadot  *  OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25*c66ec88fSEmmanuel Vadot  *  SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26*c66ec88fSEmmanuel Vadot  *  LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27*c66ec88fSEmmanuel Vadot  *  DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28*c66ec88fSEmmanuel Vadot  *  THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29*c66ec88fSEmmanuel Vadot  *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30*c66ec88fSEmmanuel Vadot  *  OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31*c66ec88fSEmmanuel Vadot  */
32*c66ec88fSEmmanuel Vadot 
33*c66ec88fSEmmanuel Vadot #ifndef _CLOCK_BCM_SR_H
34*c66ec88fSEmmanuel Vadot #define _CLOCK_BCM_SR_H
35*c66ec88fSEmmanuel Vadot 
36*c66ec88fSEmmanuel Vadot /* GENPLL 0 clock channel ID SCR HSLS FS PCIE */
37*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL0			0
38*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL0_125M_CLK		1
39*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL0_SCR_CLK		2
40*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL0_250M_CLK		3
41*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL0_PCIE_AXI_CLK	4
42*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL0_PAXC_AXI_X2_CLK	5
43*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL0_PAXC_AXI_CLK	6
44*c66ec88fSEmmanuel Vadot 
45*c66ec88fSEmmanuel Vadot /* GENPLL 1 clock channel ID MHB PCIE NITRO */
46*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL1			0
47*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL1_PCIE_TL_CLK	1
48*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL1_MHB_APB_CLK	2
49*c66ec88fSEmmanuel Vadot 
50*c66ec88fSEmmanuel Vadot /* GENPLL 2 clock channel ID NITRO MHB*/
51*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL2			0
52*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL2_NIC_CLK		1
53*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL2_TS_500_CLK	2
54*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL2_125_NITRO_CLK	3
55*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL2_CHIMP_CLK	4
56*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL2_NIC_FLASH_CLK	5
57*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL2_FS4_CLK		6
58*c66ec88fSEmmanuel Vadot 
59*c66ec88fSEmmanuel Vadot /* GENPLL 3 HSLS clock channel ID */
60*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL3			0
61*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL3_HSLS_CLK		1
62*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL3_SDIO_CLK		2
63*c66ec88fSEmmanuel Vadot 
64*c66ec88fSEmmanuel Vadot /* GENPLL 4 SCR clock channel ID */
65*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL4			0
66*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL4_CCN_CLK		1
67*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL4_TPIU_PLL_CLK	2
68*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL4_NOC_CLK		3
69*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL4_CHCLK_FS4_CLK	4
70*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL4_BRIDGE_FSCPU_CLK	5
71*c66ec88fSEmmanuel Vadot 
72*c66ec88fSEmmanuel Vadot /* GENPLL 5 FS4 clock channel ID */
73*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL5			0
74*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL5_FS4_HF_CLK	1
75*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL5_CRYPTO_AE_CLK	2
76*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL5_RAID_AE_CLK	3
77*c66ec88fSEmmanuel Vadot 
78*c66ec88fSEmmanuel Vadot /* GENPLL 6 NITRO clock channel ID */
79*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL6			0
80*c66ec88fSEmmanuel Vadot #define BCM_SR_GENPLL6_48_USB_CLK	1
81*c66ec88fSEmmanuel Vadot 
82*c66ec88fSEmmanuel Vadot /* LCPLL0  clock channel ID */
83*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL0			0
84*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL0_SATA_REFP_CLK	1
85*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL0_SATA_REFN_CLK	2
86*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL0_SATA_350_CLK	3
87*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL0_SATA_500_CLK	4
88*c66ec88fSEmmanuel Vadot 
89*c66ec88fSEmmanuel Vadot /* LCPLL1  clock channel ID */
90*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL1			0
91*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL1_WAN_CLK		1
92*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL1_USB_REF_CLK	2
93*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL1_CRMU_TS_CLK	3
94*c66ec88fSEmmanuel Vadot 
95*c66ec88fSEmmanuel Vadot /* LCPLL PCIE  clock channel ID */
96*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL_PCIE		0
97*c66ec88fSEmmanuel Vadot #define BCM_SR_LCPLL_PCIE_PHY_REF_CLK	1
98*c66ec88fSEmmanuel Vadot 
99*c66ec88fSEmmanuel Vadot /* GENPLL EMEM0 clock channel ID */
100*c66ec88fSEmmanuel Vadot #define BCM_SR_EMEMPLL0			0
101*c66ec88fSEmmanuel Vadot #define BCM_SR_EMEMPLL0_EMEM_CLK	1
102*c66ec88fSEmmanuel Vadot 
103*c66ec88fSEmmanuel Vadot /* GENPLL EMEM0 clock channel ID */
104*c66ec88fSEmmanuel Vadot #define BCM_SR_EMEMPLL1			0
105*c66ec88fSEmmanuel Vadot #define BCM_SR_EMEMPLL1_EMEM_CLK	1
106*c66ec88fSEmmanuel Vadot 
107*c66ec88fSEmmanuel Vadot /* GENPLL EMEM0 clock channel ID */
108*c66ec88fSEmmanuel Vadot #define BCM_SR_EMEMPLL2			0
109*c66ec88fSEmmanuel Vadot #define BCM_SR_EMEMPLL2_EMEM_CLK	1
110*c66ec88fSEmmanuel Vadot 
111*c66ec88fSEmmanuel Vadot #endif /* _CLOCK_BCM_SR_H */
112