xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/am4.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright 2017 Texas Instruments, Inc.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLK_AM4_H
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLK_AM4_H
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #define AM4_CLKCTRL_OFFSET	0x20
9*c66ec88fSEmmanuel Vadot #define AM4_CLKCTRL_INDEX(offset)	((offset) - AM4_CLKCTRL_OFFSET)
10*c66ec88fSEmmanuel Vadot 
11*c66ec88fSEmmanuel Vadot /* XXX: Compatibility part begin, remove this once compatibility support is no longer needed */
12*c66ec88fSEmmanuel Vadot 
13*c66ec88fSEmmanuel Vadot /* l4_wkup clocks */
14*c66ec88fSEmmanuel Vadot #define AM4_ADC_TSC_CLKCTRL	AM4_CLKCTRL_INDEX(0x120)
15*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CLKCTRL	AM4_CLKCTRL_INDEX(0x220)
16*c66ec88fSEmmanuel Vadot #define AM4_WKUP_M3_CLKCTRL	AM4_CLKCTRL_INDEX(0x228)
17*c66ec88fSEmmanuel Vadot #define AM4_COUNTER_32K_CLKCTRL	AM4_CLKCTRL_INDEX(0x230)
18*c66ec88fSEmmanuel Vadot #define AM4_TIMER1_CLKCTRL	AM4_CLKCTRL_INDEX(0x328)
19*c66ec88fSEmmanuel Vadot #define AM4_WD_TIMER2_CLKCTRL	AM4_CLKCTRL_INDEX(0x338)
20*c66ec88fSEmmanuel Vadot #define AM4_I2C1_CLKCTRL	AM4_CLKCTRL_INDEX(0x340)
21*c66ec88fSEmmanuel Vadot #define AM4_UART1_CLKCTRL	AM4_CLKCTRL_INDEX(0x348)
22*c66ec88fSEmmanuel Vadot #define AM4_SMARTREFLEX0_CLKCTRL	AM4_CLKCTRL_INDEX(0x350)
23*c66ec88fSEmmanuel Vadot #define AM4_SMARTREFLEX1_CLKCTRL	AM4_CLKCTRL_INDEX(0x358)
24*c66ec88fSEmmanuel Vadot #define AM4_CONTROL_CLKCTRL	AM4_CLKCTRL_INDEX(0x360)
25*c66ec88fSEmmanuel Vadot #define AM4_GPIO1_CLKCTRL	AM4_CLKCTRL_INDEX(0x368)
26*c66ec88fSEmmanuel Vadot 
27*c66ec88fSEmmanuel Vadot /* mpu clocks */
28*c66ec88fSEmmanuel Vadot #define AM4_MPU_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
29*c66ec88fSEmmanuel Vadot 
30*c66ec88fSEmmanuel Vadot /* gfx_l3 clocks */
31*c66ec88fSEmmanuel Vadot #define AM4_GFX_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
32*c66ec88fSEmmanuel Vadot 
33*c66ec88fSEmmanuel Vadot /* l4_rtc clocks */
34*c66ec88fSEmmanuel Vadot #define AM4_RTC_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
35*c66ec88fSEmmanuel Vadot 
36*c66ec88fSEmmanuel Vadot /* l4_per clocks */
37*c66ec88fSEmmanuel Vadot #define AM4_L3_MAIN_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
38*c66ec88fSEmmanuel Vadot #define AM4_AES_CLKCTRL	AM4_CLKCTRL_INDEX(0x28)
39*c66ec88fSEmmanuel Vadot #define AM4_DES_CLKCTRL	AM4_CLKCTRL_INDEX(0x30)
40*c66ec88fSEmmanuel Vadot #define AM4_L3_INSTR_CLKCTRL	AM4_CLKCTRL_INDEX(0x40)
41*c66ec88fSEmmanuel Vadot #define AM4_OCMCRAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x50)
42*c66ec88fSEmmanuel Vadot #define AM4_SHAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x58)
43*c66ec88fSEmmanuel Vadot #define AM4_VPFE0_CLKCTRL	AM4_CLKCTRL_INDEX(0x68)
44*c66ec88fSEmmanuel Vadot #define AM4_VPFE1_CLKCTRL	AM4_CLKCTRL_INDEX(0x70)
45*c66ec88fSEmmanuel Vadot #define AM4_TPCC_CLKCTRL	AM4_CLKCTRL_INDEX(0x78)
46*c66ec88fSEmmanuel Vadot #define AM4_TPTC0_CLKCTRL	AM4_CLKCTRL_INDEX(0x80)
47*c66ec88fSEmmanuel Vadot #define AM4_TPTC1_CLKCTRL	AM4_CLKCTRL_INDEX(0x88)
48*c66ec88fSEmmanuel Vadot #define AM4_TPTC2_CLKCTRL	AM4_CLKCTRL_INDEX(0x90)
49*c66ec88fSEmmanuel Vadot #define AM4_L4_HS_CLKCTRL	AM4_CLKCTRL_INDEX(0xa0)
50*c66ec88fSEmmanuel Vadot #define AM4_GPMC_CLKCTRL	AM4_CLKCTRL_INDEX(0x220)
51*c66ec88fSEmmanuel Vadot #define AM4_MCASP0_CLKCTRL	AM4_CLKCTRL_INDEX(0x238)
52*c66ec88fSEmmanuel Vadot #define AM4_MCASP1_CLKCTRL	AM4_CLKCTRL_INDEX(0x240)
53*c66ec88fSEmmanuel Vadot #define AM4_MMC3_CLKCTRL	AM4_CLKCTRL_INDEX(0x248)
54*c66ec88fSEmmanuel Vadot #define AM4_QSPI_CLKCTRL	AM4_CLKCTRL_INDEX(0x258)
55*c66ec88fSEmmanuel Vadot #define AM4_USB_OTG_SS0_CLKCTRL	AM4_CLKCTRL_INDEX(0x260)
56*c66ec88fSEmmanuel Vadot #define AM4_USB_OTG_SS1_CLKCTRL	AM4_CLKCTRL_INDEX(0x268)
57*c66ec88fSEmmanuel Vadot #define AM4_PRUSS_CLKCTRL	AM4_CLKCTRL_INDEX(0x320)
58*c66ec88fSEmmanuel Vadot #define AM4_L4_LS_CLKCTRL	AM4_CLKCTRL_INDEX(0x420)
59*c66ec88fSEmmanuel Vadot #define AM4_D_CAN0_CLKCTRL	AM4_CLKCTRL_INDEX(0x428)
60*c66ec88fSEmmanuel Vadot #define AM4_D_CAN1_CLKCTRL	AM4_CLKCTRL_INDEX(0x430)
61*c66ec88fSEmmanuel Vadot #define AM4_EPWMSS0_CLKCTRL	AM4_CLKCTRL_INDEX(0x438)
62*c66ec88fSEmmanuel Vadot #define AM4_EPWMSS1_CLKCTRL	AM4_CLKCTRL_INDEX(0x440)
63*c66ec88fSEmmanuel Vadot #define AM4_EPWMSS2_CLKCTRL	AM4_CLKCTRL_INDEX(0x448)
64*c66ec88fSEmmanuel Vadot #define AM4_EPWMSS3_CLKCTRL	AM4_CLKCTRL_INDEX(0x450)
65*c66ec88fSEmmanuel Vadot #define AM4_EPWMSS4_CLKCTRL	AM4_CLKCTRL_INDEX(0x458)
66*c66ec88fSEmmanuel Vadot #define AM4_EPWMSS5_CLKCTRL	AM4_CLKCTRL_INDEX(0x460)
67*c66ec88fSEmmanuel Vadot #define AM4_ELM_CLKCTRL	AM4_CLKCTRL_INDEX(0x468)
68*c66ec88fSEmmanuel Vadot #define AM4_GPIO2_CLKCTRL	AM4_CLKCTRL_INDEX(0x478)
69*c66ec88fSEmmanuel Vadot #define AM4_GPIO3_CLKCTRL	AM4_CLKCTRL_INDEX(0x480)
70*c66ec88fSEmmanuel Vadot #define AM4_GPIO4_CLKCTRL	AM4_CLKCTRL_INDEX(0x488)
71*c66ec88fSEmmanuel Vadot #define AM4_GPIO5_CLKCTRL	AM4_CLKCTRL_INDEX(0x490)
72*c66ec88fSEmmanuel Vadot #define AM4_GPIO6_CLKCTRL	AM4_CLKCTRL_INDEX(0x498)
73*c66ec88fSEmmanuel Vadot #define AM4_HDQ1W_CLKCTRL	AM4_CLKCTRL_INDEX(0x4a0)
74*c66ec88fSEmmanuel Vadot #define AM4_I2C2_CLKCTRL	AM4_CLKCTRL_INDEX(0x4a8)
75*c66ec88fSEmmanuel Vadot #define AM4_I2C3_CLKCTRL	AM4_CLKCTRL_INDEX(0x4b0)
76*c66ec88fSEmmanuel Vadot #define AM4_MAILBOX_CLKCTRL	AM4_CLKCTRL_INDEX(0x4b8)
77*c66ec88fSEmmanuel Vadot #define AM4_MMC1_CLKCTRL	AM4_CLKCTRL_INDEX(0x4c0)
78*c66ec88fSEmmanuel Vadot #define AM4_MMC2_CLKCTRL	AM4_CLKCTRL_INDEX(0x4c8)
79*c66ec88fSEmmanuel Vadot #define AM4_RNG_CLKCTRL	AM4_CLKCTRL_INDEX(0x4e0)
80*c66ec88fSEmmanuel Vadot #define AM4_SPI0_CLKCTRL	AM4_CLKCTRL_INDEX(0x500)
81*c66ec88fSEmmanuel Vadot #define AM4_SPI1_CLKCTRL	AM4_CLKCTRL_INDEX(0x508)
82*c66ec88fSEmmanuel Vadot #define AM4_SPI2_CLKCTRL	AM4_CLKCTRL_INDEX(0x510)
83*c66ec88fSEmmanuel Vadot #define AM4_SPI3_CLKCTRL	AM4_CLKCTRL_INDEX(0x518)
84*c66ec88fSEmmanuel Vadot #define AM4_SPI4_CLKCTRL	AM4_CLKCTRL_INDEX(0x520)
85*c66ec88fSEmmanuel Vadot #define AM4_SPINLOCK_CLKCTRL	AM4_CLKCTRL_INDEX(0x528)
86*c66ec88fSEmmanuel Vadot #define AM4_TIMER2_CLKCTRL	AM4_CLKCTRL_INDEX(0x530)
87*c66ec88fSEmmanuel Vadot #define AM4_TIMER3_CLKCTRL	AM4_CLKCTRL_INDEX(0x538)
88*c66ec88fSEmmanuel Vadot #define AM4_TIMER4_CLKCTRL	AM4_CLKCTRL_INDEX(0x540)
89*c66ec88fSEmmanuel Vadot #define AM4_TIMER5_CLKCTRL	AM4_CLKCTRL_INDEX(0x548)
90*c66ec88fSEmmanuel Vadot #define AM4_TIMER6_CLKCTRL	AM4_CLKCTRL_INDEX(0x550)
91*c66ec88fSEmmanuel Vadot #define AM4_TIMER7_CLKCTRL	AM4_CLKCTRL_INDEX(0x558)
92*c66ec88fSEmmanuel Vadot #define AM4_TIMER8_CLKCTRL	AM4_CLKCTRL_INDEX(0x560)
93*c66ec88fSEmmanuel Vadot #define AM4_TIMER9_CLKCTRL	AM4_CLKCTRL_INDEX(0x568)
94*c66ec88fSEmmanuel Vadot #define AM4_TIMER10_CLKCTRL	AM4_CLKCTRL_INDEX(0x570)
95*c66ec88fSEmmanuel Vadot #define AM4_TIMER11_CLKCTRL	AM4_CLKCTRL_INDEX(0x578)
96*c66ec88fSEmmanuel Vadot #define AM4_UART2_CLKCTRL	AM4_CLKCTRL_INDEX(0x580)
97*c66ec88fSEmmanuel Vadot #define AM4_UART3_CLKCTRL	AM4_CLKCTRL_INDEX(0x588)
98*c66ec88fSEmmanuel Vadot #define AM4_UART4_CLKCTRL	AM4_CLKCTRL_INDEX(0x590)
99*c66ec88fSEmmanuel Vadot #define AM4_UART5_CLKCTRL	AM4_CLKCTRL_INDEX(0x598)
100*c66ec88fSEmmanuel Vadot #define AM4_UART6_CLKCTRL	AM4_CLKCTRL_INDEX(0x5a0)
101*c66ec88fSEmmanuel Vadot #define AM4_OCP2SCP0_CLKCTRL	AM4_CLKCTRL_INDEX(0x5b8)
102*c66ec88fSEmmanuel Vadot #define AM4_OCP2SCP1_CLKCTRL	AM4_CLKCTRL_INDEX(0x5c0)
103*c66ec88fSEmmanuel Vadot #define AM4_EMIF_CLKCTRL	AM4_CLKCTRL_INDEX(0x720)
104*c66ec88fSEmmanuel Vadot #define AM4_DSS_CORE_CLKCTRL	AM4_CLKCTRL_INDEX(0xa20)
105*c66ec88fSEmmanuel Vadot #define AM4_CPGMAC0_CLKCTRL	AM4_CLKCTRL_INDEX(0xb20)
106*c66ec88fSEmmanuel Vadot 
107*c66ec88fSEmmanuel Vadot /* XXX: Compatibility part end. */
108*c66ec88fSEmmanuel Vadot 
109*c66ec88fSEmmanuel Vadot /* l3s_tsc clocks */
110*c66ec88fSEmmanuel Vadot #define AM4_L3S_TSC_CLKCTRL_OFFSET	0x120
111*c66ec88fSEmmanuel Vadot #define AM4_L3S_TSC_CLKCTRL_INDEX(offset)	((offset) - AM4_L3S_TSC_CLKCTRL_OFFSET)
112*c66ec88fSEmmanuel Vadot #define AM4_L3S_TSC_ADC_TSC_CLKCTRL	AM4_L3S_TSC_CLKCTRL_INDEX(0x120)
113*c66ec88fSEmmanuel Vadot 
114*c66ec88fSEmmanuel Vadot /* l4_wkup_aon clocks */
115*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_CLKCTRL_OFFSET	0x228
116*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_CLKCTRL_INDEX(offset)	((offset) - AM4_L4_WKUP_AON_CLKCTRL_OFFSET)
117*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_WKUP_M3_CLKCTRL	AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x228)
118*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_COUNTER_32K_CLKCTRL	AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x230)
119*c66ec88fSEmmanuel Vadot 
120*c66ec88fSEmmanuel Vadot /* l4_wkup clocks */
121*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CLKCTRL_OFFSET	0x220
122*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CLKCTRL_INDEX(offset)	((offset) - AM4_L4_WKUP_CLKCTRL_OFFSET)
123*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_L4_WKUP_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x220)
124*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_TIMER1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x328)
125*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_WD_TIMER2_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x338)
126*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_I2C1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x340)
127*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_UART1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x348)
128*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_SMARTREFLEX0_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x350)
129*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_SMARTREFLEX1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x358)
130*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CONTROL_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x360)
131*c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_GPIO1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x368)
132*c66ec88fSEmmanuel Vadot 
133*c66ec88fSEmmanuel Vadot /* mpu clocks */
134*c66ec88fSEmmanuel Vadot #define AM4_MPU_MPU_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
135*c66ec88fSEmmanuel Vadot 
136*c66ec88fSEmmanuel Vadot /* gfx_l3 clocks */
137*c66ec88fSEmmanuel Vadot #define AM4_GFX_L3_GFX_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
138*c66ec88fSEmmanuel Vadot 
139*c66ec88fSEmmanuel Vadot /* l4_rtc clocks */
140*c66ec88fSEmmanuel Vadot #define AM4_L4_RTC_RTC_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
141*c66ec88fSEmmanuel Vadot 
142*c66ec88fSEmmanuel Vadot /* l3 clocks */
143*c66ec88fSEmmanuel Vadot #define AM4_L3_L3_MAIN_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
144*c66ec88fSEmmanuel Vadot #define AM4_L3_AES_CLKCTRL	AM4_CLKCTRL_INDEX(0x28)
145*c66ec88fSEmmanuel Vadot #define AM4_L3_DES_CLKCTRL	AM4_CLKCTRL_INDEX(0x30)
146*c66ec88fSEmmanuel Vadot #define AM4_L3_L3_INSTR_CLKCTRL	AM4_CLKCTRL_INDEX(0x40)
147*c66ec88fSEmmanuel Vadot #define AM4_L3_OCMCRAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x50)
148*c66ec88fSEmmanuel Vadot #define AM4_L3_SHAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x58)
149*c66ec88fSEmmanuel Vadot #define AM4_L3_TPCC_CLKCTRL	AM4_CLKCTRL_INDEX(0x78)
150*c66ec88fSEmmanuel Vadot #define AM4_L3_TPTC0_CLKCTRL	AM4_CLKCTRL_INDEX(0x80)
151*c66ec88fSEmmanuel Vadot #define AM4_L3_TPTC1_CLKCTRL	AM4_CLKCTRL_INDEX(0x88)
152*c66ec88fSEmmanuel Vadot #define AM4_L3_TPTC2_CLKCTRL	AM4_CLKCTRL_INDEX(0x90)
153*c66ec88fSEmmanuel Vadot #define AM4_L3_L4_HS_CLKCTRL	AM4_CLKCTRL_INDEX(0xa0)
154*c66ec88fSEmmanuel Vadot 
155*c66ec88fSEmmanuel Vadot /* l3s clocks */
156*c66ec88fSEmmanuel Vadot #define AM4_L3S_CLKCTRL_OFFSET	0x68
157*c66ec88fSEmmanuel Vadot #define AM4_L3S_CLKCTRL_INDEX(offset)	((offset) - AM4_L3S_CLKCTRL_OFFSET)
158*c66ec88fSEmmanuel Vadot #define AM4_L3S_VPFE0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x68)
159*c66ec88fSEmmanuel Vadot #define AM4_L3S_VPFE1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x70)
160*c66ec88fSEmmanuel Vadot #define AM4_L3S_GPMC_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x220)
161*c66ec88fSEmmanuel Vadot #define AM4_L3S_MCASP0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x238)
162*c66ec88fSEmmanuel Vadot #define AM4_L3S_MCASP1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x240)
163*c66ec88fSEmmanuel Vadot #define AM4_L3S_MMC3_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x248)
164*c66ec88fSEmmanuel Vadot #define AM4_L3S_QSPI_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x258)
165*c66ec88fSEmmanuel Vadot #define AM4_L3S_USB_OTG_SS0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x260)
166*c66ec88fSEmmanuel Vadot #define AM4_L3S_USB_OTG_SS1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x268)
167*c66ec88fSEmmanuel Vadot 
168*c66ec88fSEmmanuel Vadot /* pruss_ocp clocks */
169*c66ec88fSEmmanuel Vadot #define AM4_PRUSS_OCP_CLKCTRL_OFFSET	0x320
170*c66ec88fSEmmanuel Vadot #define AM4_PRUSS_OCP_CLKCTRL_INDEX(offset)	((offset) - AM4_PRUSS_OCP_CLKCTRL_OFFSET)
171*c66ec88fSEmmanuel Vadot #define AM4_PRUSS_OCP_PRUSS_CLKCTRL	AM4_PRUSS_OCP_CLKCTRL_INDEX(0x320)
172*c66ec88fSEmmanuel Vadot 
173*c66ec88fSEmmanuel Vadot /* l4ls clocks */
174*c66ec88fSEmmanuel Vadot #define AM4_L4LS_CLKCTRL_OFFSET	0x420
175*c66ec88fSEmmanuel Vadot #define AM4_L4LS_CLKCTRL_INDEX(offset)	((offset) - AM4_L4LS_CLKCTRL_OFFSET)
176*c66ec88fSEmmanuel Vadot #define AM4_L4LS_L4_LS_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x420)
177*c66ec88fSEmmanuel Vadot #define AM4_L4LS_D_CAN0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x428)
178*c66ec88fSEmmanuel Vadot #define AM4_L4LS_D_CAN1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x430)
179*c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x438)
180*c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x440)
181*c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x448)
182*c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x450)
183*c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x458)
184*c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x460)
185*c66ec88fSEmmanuel Vadot #define AM4_L4LS_ELM_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x468)
186*c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x478)
187*c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x480)
188*c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x488)
189*c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x490)
190*c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x498)
191*c66ec88fSEmmanuel Vadot #define AM4_L4LS_HDQ1W_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4a0)
192*c66ec88fSEmmanuel Vadot #define AM4_L4LS_I2C2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4a8)
193*c66ec88fSEmmanuel Vadot #define AM4_L4LS_I2C3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4b0)
194*c66ec88fSEmmanuel Vadot #define AM4_L4LS_MAILBOX_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4b8)
195*c66ec88fSEmmanuel Vadot #define AM4_L4LS_MMC1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4c0)
196*c66ec88fSEmmanuel Vadot #define AM4_L4LS_MMC2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4c8)
197*c66ec88fSEmmanuel Vadot #define AM4_L4LS_RNG_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4e0)
198*c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x500)
199*c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x508)
200*c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x510)
201*c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x518)
202*c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x520)
203*c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPINLOCK_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x528)
204*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x530)
205*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x538)
206*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x540)
207*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x548)
208*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x550)
209*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER7_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x558)
210*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER8_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x560)
211*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER9_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x568)
212*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER10_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x570)
213*c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER11_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x578)
214*c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x580)
215*c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x588)
216*c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x590)
217*c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x598)
218*c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5a0)
219*c66ec88fSEmmanuel Vadot #define AM4_L4LS_OCP2SCP0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5b8)
220*c66ec88fSEmmanuel Vadot #define AM4_L4LS_OCP2SCP1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5c0)
221*c66ec88fSEmmanuel Vadot 
222*c66ec88fSEmmanuel Vadot /* emif clocks */
223*c66ec88fSEmmanuel Vadot #define AM4_EMIF_CLKCTRL_OFFSET	0x720
224*c66ec88fSEmmanuel Vadot #define AM4_EMIF_CLKCTRL_INDEX(offset)	((offset) - AM4_EMIF_CLKCTRL_OFFSET)
225*c66ec88fSEmmanuel Vadot #define AM4_EMIF_EMIF_CLKCTRL	AM4_EMIF_CLKCTRL_INDEX(0x720)
226*c66ec88fSEmmanuel Vadot 
227*c66ec88fSEmmanuel Vadot /* dss clocks */
228*c66ec88fSEmmanuel Vadot #define AM4_DSS_CLKCTRL_OFFSET	0xa20
229*c66ec88fSEmmanuel Vadot #define AM4_DSS_CLKCTRL_INDEX(offset)	((offset) - AM4_DSS_CLKCTRL_OFFSET)
230*c66ec88fSEmmanuel Vadot #define AM4_DSS_DSS_CORE_CLKCTRL	AM4_DSS_CLKCTRL_INDEX(0xa20)
231*c66ec88fSEmmanuel Vadot 
232*c66ec88fSEmmanuel Vadot /* cpsw_125mhz clocks */
233*c66ec88fSEmmanuel Vadot #define AM4_CPSW_125MHZ_CLKCTRL_OFFSET	0xb20
234*c66ec88fSEmmanuel Vadot #define AM4_CPSW_125MHZ_CLKCTRL_INDEX(offset)	((offset) - AM4_CPSW_125MHZ_CLKCTRL_OFFSET)
235*c66ec88fSEmmanuel Vadot #define AM4_CPSW_125MHZ_CPGMAC0_CLKCTRL	AM4_CPSW_125MHZ_CLKCTRL_INDEX(0xb20)
236*c66ec88fSEmmanuel Vadot 
237*c66ec88fSEmmanuel Vadot #endif
238