xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/am4.h (revision 8cc087a1eee9ec1ca9f7ac1e63ad51bdb5a682eb)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright 2017 Texas Instruments, Inc.
4c66ec88fSEmmanuel Vadot  */
5c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLK_AM4_H
6c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLK_AM4_H
7c66ec88fSEmmanuel Vadot 
8c66ec88fSEmmanuel Vadot #define AM4_CLKCTRL_OFFSET	0x20
9c66ec88fSEmmanuel Vadot #define AM4_CLKCTRL_INDEX(offset)	((offset) - AM4_CLKCTRL_OFFSET)
10c66ec88fSEmmanuel Vadot 
11c66ec88fSEmmanuel Vadot /* XXX: Compatibility part begin, remove this once compatibility support is no longer needed */
12c66ec88fSEmmanuel Vadot 
13c66ec88fSEmmanuel Vadot /* l4_wkup clocks */
14c66ec88fSEmmanuel Vadot #define AM4_ADC_TSC_CLKCTRL	AM4_CLKCTRL_INDEX(0x120)
15c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CLKCTRL	AM4_CLKCTRL_INDEX(0x220)
16c66ec88fSEmmanuel Vadot #define AM4_WKUP_M3_CLKCTRL	AM4_CLKCTRL_INDEX(0x228)
17c66ec88fSEmmanuel Vadot #define AM4_COUNTER_32K_CLKCTRL	AM4_CLKCTRL_INDEX(0x230)
18c66ec88fSEmmanuel Vadot #define AM4_TIMER1_CLKCTRL	AM4_CLKCTRL_INDEX(0x328)
19c66ec88fSEmmanuel Vadot #define AM4_WD_TIMER2_CLKCTRL	AM4_CLKCTRL_INDEX(0x338)
20c66ec88fSEmmanuel Vadot #define AM4_I2C1_CLKCTRL	AM4_CLKCTRL_INDEX(0x340)
21c66ec88fSEmmanuel Vadot #define AM4_UART1_CLKCTRL	AM4_CLKCTRL_INDEX(0x348)
22c66ec88fSEmmanuel Vadot #define AM4_SMARTREFLEX0_CLKCTRL	AM4_CLKCTRL_INDEX(0x350)
23c66ec88fSEmmanuel Vadot #define AM4_SMARTREFLEX1_CLKCTRL	AM4_CLKCTRL_INDEX(0x358)
24c66ec88fSEmmanuel Vadot #define AM4_CONTROL_CLKCTRL	AM4_CLKCTRL_INDEX(0x360)
25c66ec88fSEmmanuel Vadot #define AM4_GPIO1_CLKCTRL	AM4_CLKCTRL_INDEX(0x368)
26c66ec88fSEmmanuel Vadot 
27c66ec88fSEmmanuel Vadot /* mpu clocks */
28c66ec88fSEmmanuel Vadot #define AM4_MPU_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
29c66ec88fSEmmanuel Vadot 
30c66ec88fSEmmanuel Vadot /* gfx_l3 clocks */
31c66ec88fSEmmanuel Vadot #define AM4_GFX_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
32c66ec88fSEmmanuel Vadot 
33c66ec88fSEmmanuel Vadot /* l4_rtc clocks */
34c66ec88fSEmmanuel Vadot #define AM4_RTC_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
35c66ec88fSEmmanuel Vadot 
36c66ec88fSEmmanuel Vadot /* l4_per clocks */
37c66ec88fSEmmanuel Vadot #define AM4_L3_MAIN_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
38c66ec88fSEmmanuel Vadot #define AM4_AES_CLKCTRL	AM4_CLKCTRL_INDEX(0x28)
39c66ec88fSEmmanuel Vadot #define AM4_DES_CLKCTRL	AM4_CLKCTRL_INDEX(0x30)
40c66ec88fSEmmanuel Vadot #define AM4_L3_INSTR_CLKCTRL	AM4_CLKCTRL_INDEX(0x40)
41c66ec88fSEmmanuel Vadot #define AM4_OCMCRAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x50)
42c66ec88fSEmmanuel Vadot #define AM4_SHAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x58)
43c66ec88fSEmmanuel Vadot #define AM4_VPFE0_CLKCTRL	AM4_CLKCTRL_INDEX(0x68)
44c66ec88fSEmmanuel Vadot #define AM4_VPFE1_CLKCTRL	AM4_CLKCTRL_INDEX(0x70)
45c66ec88fSEmmanuel Vadot #define AM4_TPCC_CLKCTRL	AM4_CLKCTRL_INDEX(0x78)
46c66ec88fSEmmanuel Vadot #define AM4_TPTC0_CLKCTRL	AM4_CLKCTRL_INDEX(0x80)
47c66ec88fSEmmanuel Vadot #define AM4_TPTC1_CLKCTRL	AM4_CLKCTRL_INDEX(0x88)
48c66ec88fSEmmanuel Vadot #define AM4_TPTC2_CLKCTRL	AM4_CLKCTRL_INDEX(0x90)
49c66ec88fSEmmanuel Vadot #define AM4_L4_HS_CLKCTRL	AM4_CLKCTRL_INDEX(0xa0)
50c66ec88fSEmmanuel Vadot #define AM4_GPMC_CLKCTRL	AM4_CLKCTRL_INDEX(0x220)
51c66ec88fSEmmanuel Vadot #define AM4_MCASP0_CLKCTRL	AM4_CLKCTRL_INDEX(0x238)
52c66ec88fSEmmanuel Vadot #define AM4_MCASP1_CLKCTRL	AM4_CLKCTRL_INDEX(0x240)
53c66ec88fSEmmanuel Vadot #define AM4_MMC3_CLKCTRL	AM4_CLKCTRL_INDEX(0x248)
54c66ec88fSEmmanuel Vadot #define AM4_QSPI_CLKCTRL	AM4_CLKCTRL_INDEX(0x258)
55c66ec88fSEmmanuel Vadot #define AM4_USB_OTG_SS0_CLKCTRL	AM4_CLKCTRL_INDEX(0x260)
56c66ec88fSEmmanuel Vadot #define AM4_USB_OTG_SS1_CLKCTRL	AM4_CLKCTRL_INDEX(0x268)
57c66ec88fSEmmanuel Vadot #define AM4_PRUSS_CLKCTRL	AM4_CLKCTRL_INDEX(0x320)
58c66ec88fSEmmanuel Vadot #define AM4_L4_LS_CLKCTRL	AM4_CLKCTRL_INDEX(0x420)
59c66ec88fSEmmanuel Vadot #define AM4_D_CAN0_CLKCTRL	AM4_CLKCTRL_INDEX(0x428)
60c66ec88fSEmmanuel Vadot #define AM4_D_CAN1_CLKCTRL	AM4_CLKCTRL_INDEX(0x430)
61c66ec88fSEmmanuel Vadot #define AM4_EPWMSS0_CLKCTRL	AM4_CLKCTRL_INDEX(0x438)
62c66ec88fSEmmanuel Vadot #define AM4_EPWMSS1_CLKCTRL	AM4_CLKCTRL_INDEX(0x440)
63c66ec88fSEmmanuel Vadot #define AM4_EPWMSS2_CLKCTRL	AM4_CLKCTRL_INDEX(0x448)
64c66ec88fSEmmanuel Vadot #define AM4_EPWMSS3_CLKCTRL	AM4_CLKCTRL_INDEX(0x450)
65c66ec88fSEmmanuel Vadot #define AM4_EPWMSS4_CLKCTRL	AM4_CLKCTRL_INDEX(0x458)
66c66ec88fSEmmanuel Vadot #define AM4_EPWMSS5_CLKCTRL	AM4_CLKCTRL_INDEX(0x460)
67c66ec88fSEmmanuel Vadot #define AM4_ELM_CLKCTRL	AM4_CLKCTRL_INDEX(0x468)
68c66ec88fSEmmanuel Vadot #define AM4_GPIO2_CLKCTRL	AM4_CLKCTRL_INDEX(0x478)
69c66ec88fSEmmanuel Vadot #define AM4_GPIO3_CLKCTRL	AM4_CLKCTRL_INDEX(0x480)
70c66ec88fSEmmanuel Vadot #define AM4_GPIO4_CLKCTRL	AM4_CLKCTRL_INDEX(0x488)
71c66ec88fSEmmanuel Vadot #define AM4_GPIO5_CLKCTRL	AM4_CLKCTRL_INDEX(0x490)
72c66ec88fSEmmanuel Vadot #define AM4_GPIO6_CLKCTRL	AM4_CLKCTRL_INDEX(0x498)
73c66ec88fSEmmanuel Vadot #define AM4_HDQ1W_CLKCTRL	AM4_CLKCTRL_INDEX(0x4a0)
74c66ec88fSEmmanuel Vadot #define AM4_I2C2_CLKCTRL	AM4_CLKCTRL_INDEX(0x4a8)
75c66ec88fSEmmanuel Vadot #define AM4_I2C3_CLKCTRL	AM4_CLKCTRL_INDEX(0x4b0)
76c66ec88fSEmmanuel Vadot #define AM4_MAILBOX_CLKCTRL	AM4_CLKCTRL_INDEX(0x4b8)
77c66ec88fSEmmanuel Vadot #define AM4_MMC1_CLKCTRL	AM4_CLKCTRL_INDEX(0x4c0)
78c66ec88fSEmmanuel Vadot #define AM4_MMC2_CLKCTRL	AM4_CLKCTRL_INDEX(0x4c8)
79c66ec88fSEmmanuel Vadot #define AM4_RNG_CLKCTRL	AM4_CLKCTRL_INDEX(0x4e0)
80c66ec88fSEmmanuel Vadot #define AM4_SPI0_CLKCTRL	AM4_CLKCTRL_INDEX(0x500)
81c66ec88fSEmmanuel Vadot #define AM4_SPI1_CLKCTRL	AM4_CLKCTRL_INDEX(0x508)
82c66ec88fSEmmanuel Vadot #define AM4_SPI2_CLKCTRL	AM4_CLKCTRL_INDEX(0x510)
83c66ec88fSEmmanuel Vadot #define AM4_SPI3_CLKCTRL	AM4_CLKCTRL_INDEX(0x518)
84c66ec88fSEmmanuel Vadot #define AM4_SPI4_CLKCTRL	AM4_CLKCTRL_INDEX(0x520)
85c66ec88fSEmmanuel Vadot #define AM4_SPINLOCK_CLKCTRL	AM4_CLKCTRL_INDEX(0x528)
86c66ec88fSEmmanuel Vadot #define AM4_TIMER2_CLKCTRL	AM4_CLKCTRL_INDEX(0x530)
87c66ec88fSEmmanuel Vadot #define AM4_TIMER3_CLKCTRL	AM4_CLKCTRL_INDEX(0x538)
88c66ec88fSEmmanuel Vadot #define AM4_TIMER4_CLKCTRL	AM4_CLKCTRL_INDEX(0x540)
89c66ec88fSEmmanuel Vadot #define AM4_TIMER5_CLKCTRL	AM4_CLKCTRL_INDEX(0x548)
90c66ec88fSEmmanuel Vadot #define AM4_TIMER6_CLKCTRL	AM4_CLKCTRL_INDEX(0x550)
91c66ec88fSEmmanuel Vadot #define AM4_TIMER7_CLKCTRL	AM4_CLKCTRL_INDEX(0x558)
92c66ec88fSEmmanuel Vadot #define AM4_TIMER8_CLKCTRL	AM4_CLKCTRL_INDEX(0x560)
93c66ec88fSEmmanuel Vadot #define AM4_TIMER9_CLKCTRL	AM4_CLKCTRL_INDEX(0x568)
94c66ec88fSEmmanuel Vadot #define AM4_TIMER10_CLKCTRL	AM4_CLKCTRL_INDEX(0x570)
95c66ec88fSEmmanuel Vadot #define AM4_TIMER11_CLKCTRL	AM4_CLKCTRL_INDEX(0x578)
96c66ec88fSEmmanuel Vadot #define AM4_UART2_CLKCTRL	AM4_CLKCTRL_INDEX(0x580)
97c66ec88fSEmmanuel Vadot #define AM4_UART3_CLKCTRL	AM4_CLKCTRL_INDEX(0x588)
98c66ec88fSEmmanuel Vadot #define AM4_UART4_CLKCTRL	AM4_CLKCTRL_INDEX(0x590)
99c66ec88fSEmmanuel Vadot #define AM4_UART5_CLKCTRL	AM4_CLKCTRL_INDEX(0x598)
100c66ec88fSEmmanuel Vadot #define AM4_UART6_CLKCTRL	AM4_CLKCTRL_INDEX(0x5a0)
101c66ec88fSEmmanuel Vadot #define AM4_OCP2SCP0_CLKCTRL	AM4_CLKCTRL_INDEX(0x5b8)
102c66ec88fSEmmanuel Vadot #define AM4_OCP2SCP1_CLKCTRL	AM4_CLKCTRL_INDEX(0x5c0)
103c66ec88fSEmmanuel Vadot #define AM4_EMIF_CLKCTRL	AM4_CLKCTRL_INDEX(0x720)
104c66ec88fSEmmanuel Vadot #define AM4_DSS_CORE_CLKCTRL	AM4_CLKCTRL_INDEX(0xa20)
105c66ec88fSEmmanuel Vadot #define AM4_CPGMAC0_CLKCTRL	AM4_CLKCTRL_INDEX(0xb20)
106c66ec88fSEmmanuel Vadot 
107c66ec88fSEmmanuel Vadot /* XXX: Compatibility part end. */
108c66ec88fSEmmanuel Vadot 
109c66ec88fSEmmanuel Vadot /* l3s_tsc clocks */
110c66ec88fSEmmanuel Vadot #define AM4_L3S_TSC_CLKCTRL_OFFSET	0x120
111c66ec88fSEmmanuel Vadot #define AM4_L3S_TSC_CLKCTRL_INDEX(offset)	((offset) - AM4_L3S_TSC_CLKCTRL_OFFSET)
112c66ec88fSEmmanuel Vadot #define AM4_L3S_TSC_ADC_TSC_CLKCTRL	AM4_L3S_TSC_CLKCTRL_INDEX(0x120)
113c66ec88fSEmmanuel Vadot 
114c66ec88fSEmmanuel Vadot /* l4_wkup_aon clocks */
115c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_CLKCTRL_OFFSET	0x228
116c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_CLKCTRL_INDEX(offset)	((offset) - AM4_L4_WKUP_AON_CLKCTRL_OFFSET)
117c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_WKUP_M3_CLKCTRL	AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x228)
118c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_AON_COUNTER_32K_CLKCTRL	AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x230)
119c66ec88fSEmmanuel Vadot 
120c66ec88fSEmmanuel Vadot /* l4_wkup clocks */
121c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CLKCTRL_OFFSET	0x220
122c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CLKCTRL_INDEX(offset)	((offset) - AM4_L4_WKUP_CLKCTRL_OFFSET)
123c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_L4_WKUP_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x220)
124c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_TIMER1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x328)
125c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_WD_TIMER2_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x338)
126c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_I2C1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x340)
127c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_UART1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x348)
128c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_SMARTREFLEX0_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x350)
129c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_SMARTREFLEX1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x358)
130c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_CONTROL_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x360)
131c66ec88fSEmmanuel Vadot #define AM4_L4_WKUP_GPIO1_CLKCTRL	AM4_L4_WKUP_CLKCTRL_INDEX(0x368)
132c66ec88fSEmmanuel Vadot 
133c66ec88fSEmmanuel Vadot /* mpu clocks */
134c66ec88fSEmmanuel Vadot #define AM4_MPU_MPU_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
135c66ec88fSEmmanuel Vadot 
136c66ec88fSEmmanuel Vadot /* gfx_l3 clocks */
137c66ec88fSEmmanuel Vadot #define AM4_GFX_L3_GFX_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
138c66ec88fSEmmanuel Vadot 
139c66ec88fSEmmanuel Vadot /* l4_rtc clocks */
140c66ec88fSEmmanuel Vadot #define AM4_L4_RTC_RTC_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
141c66ec88fSEmmanuel Vadot 
142c66ec88fSEmmanuel Vadot /* l3 clocks */
143c66ec88fSEmmanuel Vadot #define AM4_L3_L3_MAIN_CLKCTRL	AM4_CLKCTRL_INDEX(0x20)
144c66ec88fSEmmanuel Vadot #define AM4_L3_AES_CLKCTRL	AM4_CLKCTRL_INDEX(0x28)
145c66ec88fSEmmanuel Vadot #define AM4_L3_DES_CLKCTRL	AM4_CLKCTRL_INDEX(0x30)
146c66ec88fSEmmanuel Vadot #define AM4_L3_L3_INSTR_CLKCTRL	AM4_CLKCTRL_INDEX(0x40)
147c66ec88fSEmmanuel Vadot #define AM4_L3_OCMCRAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x50)
148c66ec88fSEmmanuel Vadot #define AM4_L3_SHAM_CLKCTRL	AM4_CLKCTRL_INDEX(0x58)
149c66ec88fSEmmanuel Vadot #define AM4_L3_TPCC_CLKCTRL	AM4_CLKCTRL_INDEX(0x78)
150c66ec88fSEmmanuel Vadot #define AM4_L3_TPTC0_CLKCTRL	AM4_CLKCTRL_INDEX(0x80)
151c66ec88fSEmmanuel Vadot #define AM4_L3_TPTC1_CLKCTRL	AM4_CLKCTRL_INDEX(0x88)
152c66ec88fSEmmanuel Vadot #define AM4_L3_TPTC2_CLKCTRL	AM4_CLKCTRL_INDEX(0x90)
153c66ec88fSEmmanuel Vadot #define AM4_L3_L4_HS_CLKCTRL	AM4_CLKCTRL_INDEX(0xa0)
154c66ec88fSEmmanuel Vadot 
155c66ec88fSEmmanuel Vadot /* l3s clocks */
156c66ec88fSEmmanuel Vadot #define AM4_L3S_CLKCTRL_OFFSET	0x68
157c66ec88fSEmmanuel Vadot #define AM4_L3S_CLKCTRL_INDEX(offset)	((offset) - AM4_L3S_CLKCTRL_OFFSET)
158c66ec88fSEmmanuel Vadot #define AM4_L3S_VPFE0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x68)
159c66ec88fSEmmanuel Vadot #define AM4_L3S_VPFE1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x70)
160c66ec88fSEmmanuel Vadot #define AM4_L3S_GPMC_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x220)
161*8cc087a1SEmmanuel Vadot #define AM4_L3S_ADC1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x230)
162c66ec88fSEmmanuel Vadot #define AM4_L3S_MCASP0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x238)
163c66ec88fSEmmanuel Vadot #define AM4_L3S_MCASP1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x240)
164c66ec88fSEmmanuel Vadot #define AM4_L3S_MMC3_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x248)
165c66ec88fSEmmanuel Vadot #define AM4_L3S_QSPI_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x258)
166c66ec88fSEmmanuel Vadot #define AM4_L3S_USB_OTG_SS0_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x260)
167c66ec88fSEmmanuel Vadot #define AM4_L3S_USB_OTG_SS1_CLKCTRL	AM4_L3S_CLKCTRL_INDEX(0x268)
168c66ec88fSEmmanuel Vadot 
169c66ec88fSEmmanuel Vadot /* pruss_ocp clocks */
170c66ec88fSEmmanuel Vadot #define AM4_PRUSS_OCP_CLKCTRL_OFFSET	0x320
171c66ec88fSEmmanuel Vadot #define AM4_PRUSS_OCP_CLKCTRL_INDEX(offset)	((offset) - AM4_PRUSS_OCP_CLKCTRL_OFFSET)
172c66ec88fSEmmanuel Vadot #define AM4_PRUSS_OCP_PRUSS_CLKCTRL	AM4_PRUSS_OCP_CLKCTRL_INDEX(0x320)
173c66ec88fSEmmanuel Vadot 
174c66ec88fSEmmanuel Vadot /* l4ls clocks */
175c66ec88fSEmmanuel Vadot #define AM4_L4LS_CLKCTRL_OFFSET	0x420
176c66ec88fSEmmanuel Vadot #define AM4_L4LS_CLKCTRL_INDEX(offset)	((offset) - AM4_L4LS_CLKCTRL_OFFSET)
177c66ec88fSEmmanuel Vadot #define AM4_L4LS_L4_LS_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x420)
178c66ec88fSEmmanuel Vadot #define AM4_L4LS_D_CAN0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x428)
179c66ec88fSEmmanuel Vadot #define AM4_L4LS_D_CAN1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x430)
180c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x438)
181c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x440)
182c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x448)
183c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x450)
184c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x458)
185c66ec88fSEmmanuel Vadot #define AM4_L4LS_EPWMSS5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x460)
186c66ec88fSEmmanuel Vadot #define AM4_L4LS_ELM_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x468)
187c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x478)
188c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x480)
189c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x488)
190c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x490)
191c66ec88fSEmmanuel Vadot #define AM4_L4LS_GPIO6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x498)
192c66ec88fSEmmanuel Vadot #define AM4_L4LS_HDQ1W_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4a0)
193c66ec88fSEmmanuel Vadot #define AM4_L4LS_I2C2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4a8)
194c66ec88fSEmmanuel Vadot #define AM4_L4LS_I2C3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4b0)
195c66ec88fSEmmanuel Vadot #define AM4_L4LS_MAILBOX_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4b8)
196c66ec88fSEmmanuel Vadot #define AM4_L4LS_MMC1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4c0)
197c66ec88fSEmmanuel Vadot #define AM4_L4LS_MMC2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4c8)
198c66ec88fSEmmanuel Vadot #define AM4_L4LS_RNG_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x4e0)
199c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x500)
200c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x508)
201c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x510)
202c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x518)
203c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPI4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x520)
204c66ec88fSEmmanuel Vadot #define AM4_L4LS_SPINLOCK_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x528)
205c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x530)
206c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x538)
207c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x540)
208c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x548)
209c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x550)
210c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER7_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x558)
211c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER8_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x560)
212c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER9_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x568)
213c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER10_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x570)
214c66ec88fSEmmanuel Vadot #define AM4_L4LS_TIMER11_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x578)
215c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART2_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x580)
216c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART3_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x588)
217c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART4_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x590)
218c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART5_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x598)
219c66ec88fSEmmanuel Vadot #define AM4_L4LS_UART6_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5a0)
220c66ec88fSEmmanuel Vadot #define AM4_L4LS_OCP2SCP0_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5b8)
221c66ec88fSEmmanuel Vadot #define AM4_L4LS_OCP2SCP1_CLKCTRL	AM4_L4LS_CLKCTRL_INDEX(0x5c0)
222c66ec88fSEmmanuel Vadot 
223c66ec88fSEmmanuel Vadot /* emif clocks */
224c66ec88fSEmmanuel Vadot #define AM4_EMIF_CLKCTRL_OFFSET	0x720
225c66ec88fSEmmanuel Vadot #define AM4_EMIF_CLKCTRL_INDEX(offset)	((offset) - AM4_EMIF_CLKCTRL_OFFSET)
226c66ec88fSEmmanuel Vadot #define AM4_EMIF_EMIF_CLKCTRL	AM4_EMIF_CLKCTRL_INDEX(0x720)
227c66ec88fSEmmanuel Vadot 
228c66ec88fSEmmanuel Vadot /* dss clocks */
229c66ec88fSEmmanuel Vadot #define AM4_DSS_CLKCTRL_OFFSET	0xa20
230c66ec88fSEmmanuel Vadot #define AM4_DSS_CLKCTRL_INDEX(offset)	((offset) - AM4_DSS_CLKCTRL_OFFSET)
231c66ec88fSEmmanuel Vadot #define AM4_DSS_DSS_CORE_CLKCTRL	AM4_DSS_CLKCTRL_INDEX(0xa20)
232c66ec88fSEmmanuel Vadot 
233c66ec88fSEmmanuel Vadot /* cpsw_125mhz clocks */
234c66ec88fSEmmanuel Vadot #define AM4_CPSW_125MHZ_CLKCTRL_OFFSET	0xb20
235c66ec88fSEmmanuel Vadot #define AM4_CPSW_125MHZ_CLKCTRL_INDEX(offset)	((offset) - AM4_CPSW_125MHZ_CLKCTRL_OFFSET)
236c66ec88fSEmmanuel Vadot #define AM4_CPSW_125MHZ_CPGMAC0_CLKCTRL	AM4_CPSW_125MHZ_CLKCTRL_INDEX(0xb20)
237c66ec88fSEmmanuel Vadot 
238c66ec88fSEmmanuel Vadot #endif
239