xref: /freebsd/sys/contrib/device-tree/Bindings/soc/ti/ti,pruss.yaml (revision 4543ef516683042d46f3bd3bb8a4f3f746e00499)
1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2%YAML 1.2
3---
4$id: http://devicetree.org/schemas/soc/ti/ti,pruss.yaml#
5$schema: http://devicetree.org/meta-schemas/core.yaml#
6
7title: |+
8  TI Programmable Real-Time Unit and Industrial Communication Subsystem
9
10maintainers:
11  - Suman Anna <s-anna@ti.com>
12
13description: |+
14
15  The Programmable Real-Time Unit and Industrial Communication Subsystem
16  (PRU-ICSS a.k.a. PRUSS) is present on various TI SoCs such as AM335x, AM437x,
17  Keystone 66AK2G, OMAP-L138/DA850 etc. A PRUSS consists of dual 32-bit RISC
18  cores (Programmable Real-Time Units, or PRUs), shared RAM, data and
19  instruction RAMs, some internal peripheral modules to facilitate industrial
20  communication, and an interrupt controller.
21
22  The programmable nature of the PRUs provide flexibility to implement custom
23  peripheral interfaces, fast real-time responses, or specialized data handling.
24  The common peripheral modules include the following,
25    - an Ethernet MII_RT module with two MII ports
26    - an MDIO port to control external Ethernet PHYs
27    - an Industrial Ethernet Peripheral (IEP) to manage/generate Industrial
28      Ethernet functions
29    - an Enhanced Capture Module (eCAP)
30    - an Industrial Ethernet Timer with 7/9 capture and 16 compare events
31    - a 16550-compatible UART to support PROFIBUS
32    - Enhanced GPIO with async capture and serial support
33
34  A PRU-ICSS subsystem can have up to three shared data memories. A PRU core
35  acts on a primary Data RAM (there are usually 2 Data RAMs) at its address
36  0x0, but also has access to a secondary Data RAM (primary to the other PRU
37  core) at its address 0x2000. A shared Data RAM, if present, can be accessed
38  by both the PRU cores. The Interrupt Controller (INTC) and a CFG module are
39  common to both the PRU cores. Each PRU core also has a private instruction
40  RAM, and specific register spaces for Control and Debug functionalities.
41
42  Various sub-modules within a PRU-ICSS subsystem are represented as individual
43  nodes and are defined using a parent-child hierarchy depending on their
44  integration within the IP and the SoC. These nodes are described in the
45  following sections.
46
47
48  PRU-ICSS Node
49  ==============
50  Each PRU-ICSS instance is represented as its own node with the individual PRU
51  processor cores, the memories node, an INTC node and an MDIO node represented
52  as child nodes within this PRUSS node. This node shall be a child of the
53  corresponding interconnect bus nodes or target-module nodes.
54
55  See ../../mfd/syscon.yaml for generic SysCon binding details.
56
57
58properties:
59  $nodename:
60    pattern: "^(pruss|icssg)@[0-9a-f]+$"
61
62  compatible:
63    enum:
64      - ti,am3356-pruss  # for AM335x SoC family
65      - ti,am4376-pruss0 # for AM437x SoC family and PRUSS unit 0
66      - ti,am4376-pruss1 # for AM437x SoC family and PRUSS unit 1
67      - ti,am5728-pruss  # for AM57xx SoC family
68      - ti,am625-pruss   # for K3 AM62x SoC family
69      - ti,am642-icssg   # for K3 AM64x SoC family
70      - ti,am654-icssg   # for K3 AM65x SoC family
71      - ti,j721e-icssg   # for K3 J721E SoC family
72      - ti,k2g-pruss     # for 66AK2G SoC family
73
74  reg:
75    maxItems: 1
76
77  "#address-cells":
78    const: 1
79
80  "#size-cells":
81    const: 1
82
83  ranges:
84    maxItems: 1
85
86  dma-ranges:
87    maxItems: 1
88
89  dma-coherent: true
90
91  power-domains:
92    description: |
93      This property is as per sci-pm-domain.txt.
94
95patternProperties:
96
97  memories@[a-f0-9]+$:
98    description: |
99      The various Data RAMs within a single PRU-ICSS unit are represented as a
100      single node with the name 'memories'.
101
102    type: object
103
104    properties:
105      reg:
106        minItems: 2 # On AM437x one of two PRUSS units don't contain Shared RAM.
107        items:
108          - description: Address and size of the Data RAM0.
109          - description: Address and size of the Data RAM1.
110          - description: |
111              Address and size of the Shared Data RAM. Note that on AM437x one
112              of two PRUSS units don't contain Shared RAM, while the second one
113              has it.
114
115      reg-names:
116        minItems: 2
117        items:
118          - const: dram0
119          - const: dram1
120          - const: shrdram2
121
122    required:
123      - reg
124      - reg-names
125
126    additionalProperties: false
127
128  cfg@[a-f0-9]+$:
129    description: |
130      PRU-ICSS configuration space. CFG sub-module represented as a SysCon.
131
132    type: object
133    additionalProperties: false
134
135    properties:
136      compatible:
137        items:
138          - const: ti,pruss-cfg
139          - const: syscon
140
141      "#address-cells":
142        const: 1
143
144      "#size-cells":
145        const: 1
146
147      reg:
148        maxItems: 1
149
150      ranges:
151        maxItems: 1
152
153      clocks:
154        type: object
155
156        properties:
157          "#address-cells":
158            const: 1
159
160          "#size-cells":
161            const: 0
162
163        patternProperties:
164          coreclk-mux@[a-f0-9]+$:
165            description: |
166              This is applicable only for ICSSG (K3 SoCs). The ICSSG modules
167              core clock can be set to one of the 2 sources: ICSSG_CORE_CLK or
168              ICSSG_ICLK.  This node models this clock mux and should have the
169              name "coreclk-mux".
170
171            type: object
172
173            properties:
174              '#clock-cells':
175                const: 0
176
177              clocks:
178                items:
179                  - description: ICSSG_CORE Clock
180                  - description: ICSSG_ICLK Clock
181
182              assigned-clocks:
183                maxItems: 1
184
185              assigned-clock-parents:
186                maxItems: 1
187                description: |
188                  Standard assigned-clocks-parents definition used for selecting
189                  mux parent (one of the mux input).
190
191              reg:
192                maxItems: 1
193
194            required:
195              - clocks
196
197            additionalProperties: false
198
199          iepclk-mux@[a-f0-9]+$:
200            description: |
201              The IEP module can get its clock from 2 sources: ICSSG_IEP_CLK or
202              CORE_CLK (OCP_CLK in older SoCs). This node models this clock
203              mux and should have the name "iepclk-mux".
204
205            type: object
206
207            properties:
208              '#clock-cells':
209                const: 0
210
211              clocks:
212                items:
213                  - description: ICSSG_IEP Clock
214                  - description: Core Clock (OCP Clock in older SoCs)
215
216              assigned-clocks:
217                maxItems: 1
218
219              assigned-clock-parents:
220                maxItems: 1
221                description: |
222                  Standard assigned-clocks-parents definition used for selecting
223                  mux parent (one of the mux input).
224
225              reg:
226                maxItems: 1
227
228            required:
229              - clocks
230
231            additionalProperties: false
232
233        additionalProperties: false
234
235  iep@[a-f0-9]+$:
236    description: |
237      Industrial Ethernet Peripheral to manage/generate Industrial Ethernet
238      functions such as time stamping. Each PRUSS has either 1 IEP (on AM335x,
239      AM437x, AM57xx & 66AK2G SoCs) or 2 IEPs (on K3 AM65x, J721E & AM64x SoCs).
240      IEP is used for creating PTP clocks and generating PPS signals.
241
242    type: object
243
244  mii-rt@[a-f0-9]+$:
245    description: |
246      Real-Time Ethernet to support multiple industrial communication protocols.
247      MII-RT sub-module represented as a SysCon.
248
249    type: object
250
251    properties:
252      compatible:
253        items:
254          - const: ti,pruss-mii
255          - const: syscon
256
257      reg:
258        maxItems: 1
259
260    additionalProperties: false
261
262  mii-g-rt@[a-f0-9]+$:
263    description: |
264      The Real-time Media Independent Interface to support multiple industrial
265      communication protocols (G stands for Gigabit). MII-G-RT sub-module
266      represented as a SysCon.
267
268    type: object
269
270    properties:
271      compatible:
272        items:
273          - const: ti,pruss-mii-g
274          - const: syscon
275
276      reg:
277        maxItems: 1
278
279    additionalProperties: false
280
281  interrupt-controller@[a-f0-9]+$:
282    description: |
283      PRUSS INTC Node. Each PRUSS has a single interrupt controller instance
284      that is common to all the PRU cores. This should be represented as an
285      interrupt-controller node.
286    $ref: /schemas/interrupt-controller/ti,pruss-intc.yaml#
287    type: object
288
289  mdio@[a-f0-9]+$:
290    description: |
291      MDIO Node. Each PRUSS has an MDIO module that can be used to control
292      external PHYs. The MDIO module used within the PRU-ICSS is an instance of
293      the MDIO Controller used in TI Davinci SoCs.
294    $ref: /schemas/net/ti,davinci-mdio.yaml#
295    type: object
296
297  "^(pru|rtu|txpru)@[0-9a-f]+$":
298    description: |
299      PRU Node. Each PRUSS has dual PRU cores, each represented as a RemoteProc
300      device through a PRU child node each. Each node can optionally be rendered
301      inactive by using the standard DT string property, "status". The ICSSG IP
302      present on K3 SoCs have additional auxiliary PRU cores with slightly
303      different IP integration.
304    $ref: /schemas/remoteproc/ti,pru-rproc.yaml#
305    type: object
306
307required:
308  - compatible
309  - reg
310  - ranges
311
312additionalProperties: false
313
314# Due to inability of correctly verifying sub-nodes with an @address through
315# the "required" list, the required sub-nodes below are commented out for now.
316
317# required:
318# - memories
319# - interrupt-controller
320# - pru
321
322allOf:
323  - if:
324      properties:
325        compatible:
326          contains:
327            enum:
328              - ti,k2g-pruss
329              - ti,am654-icssg
330              - ti,j721e-icssg
331              - ti,am642-icssg
332    then:
333      required:
334        - power-domains
335
336  - if:
337      properties:
338        compatible:
339          contains:
340            enum:
341              - ti,k2g-pruss
342    then:
343      required:
344        - dma-coherent
345
346examples:
347  - |
348
349    /* Example 1 AM33xx PRU-ICSS */
350    pruss: pruss@0 {
351        compatible = "ti,am3356-pruss";
352        reg = <0x0 0x80000>;
353        #address-cells = <1>;
354        #size-cells = <1>;
355        ranges;
356
357        pruss_mem: memories@0 {
358            reg = <0x0 0x2000>,
359                  <0x2000 0x2000>,
360                  <0x10000 0x3000>;
361            reg-names = "dram0", "dram1", "shrdram2";
362        };
363
364        pruss_cfg: cfg@26000 {
365            compatible = "ti,pruss-cfg", "syscon";
366            #address-cells = <1>;
367            #size-cells = <1>;
368            reg = <0x26000 0x2000>;
369            ranges = <0x00 0x26000 0x2000>;
370
371            clocks {
372                #address-cells = <1>;
373                #size-cells = <0>;
374
375                pruss_iepclk_mux: iepclk-mux@30 {
376                    reg = <0x30>;
377                    #clock-cells = <0>;
378                    clocks = <&l3_gclk>,        /* icss_iep */
379                             <&pruss_ocp_gclk>; /* icss_ocp */
380                };
381            };
382        };
383
384        pruss_mii_rt: mii-rt@32000 {
385            compatible = "ti,pruss-mii", "syscon";
386            reg = <0x32000 0x58>;
387        };
388
389        pruss_intc: interrupt-controller@20000 {
390            compatible = "ti,pruss-intc";
391            reg = <0x20000 0x2000>;
392            interrupt-controller;
393            #interrupt-cells = <3>;
394            interrupts = <20 21 22 23 24 25 26 27>;
395            interrupt-names = "host_intr0", "host_intr1",
396                              "host_intr2", "host_intr3",
397                              "host_intr4", "host_intr5",
398                              "host_intr6", "host_intr7";
399        };
400
401        pru0: pru@34000 {
402            compatible = "ti,am3356-pru";
403            reg = <0x34000 0x2000>,
404                  <0x22000 0x400>,
405                  <0x22400 0x100>;
406            reg-names = "iram", "control", "debug";
407            firmware-name = "am335x-pru0-fw";
408        };
409
410        pru1: pru@38000 {
411            compatible = "ti,am3356-pru";
412            reg = <0x38000 0x2000>,
413                  <0x24000 0x400>,
414                  <0x24400 0x100>;
415            reg-names = "iram", "control", "debug";
416            firmware-name = "am335x-pru1-fw";
417        };
418
419        pruss_mdio: mdio@32400 {
420            compatible = "ti,davinci_mdio";
421            reg = <0x32400 0x90>;
422            clocks = <&dpll_core_m4_ck>;
423            clock-names = "fck";
424            bus_freq = <1000000>;
425            #address-cells = <1>;
426            #size-cells = <0>;
427        };
428    };
429
430  - |
431
432    /* Example 2 AM43xx PRU-ICSS with PRUSS1 node */
433    #include <dt-bindings/interrupt-controller/arm-gic.h>
434    pruss1: pruss@0 {
435        compatible = "ti,am4376-pruss1";
436        reg = <0x0 0x40000>;
437        #address-cells = <1>;
438        #size-cells = <1>;
439        ranges;
440
441        pruss1_mem: memories@0 {
442            reg = <0x0 0x2000>,
443                  <0x2000 0x2000>,
444                  <0x10000 0x8000>;
445            reg-names = "dram0", "dram1", "shrdram2";
446        };
447
448        pruss1_cfg: cfg@26000 {
449            compatible = "ti,pruss-cfg", "syscon";
450            #address-cells = <1>;
451            #size-cells = <1>;
452            reg = <0x26000 0x2000>;
453            ranges = <0x00 0x26000 0x2000>;
454
455            clocks {
456                #address-cells = <1>;
457                #size-cells = <0>;
458
459                pruss1_iepclk_mux: iepclk-mux@30 {
460                    reg = <0x30>;
461                    #clock-cells = <0>;
462                    clocks = <&sysclk_div>,     /* icss_iep */
463                             <&pruss_ocp_gclk>; /* icss_ocp */
464                };
465            };
466        };
467
468        pruss1_mii_rt: mii-rt@32000 {
469            compatible = "ti,pruss-mii", "syscon";
470            reg = <0x32000 0x58>;
471        };
472
473        pruss1_intc: interrupt-controller@20000 {
474            compatible = "ti,pruss-intc";
475            reg = <0x20000 0x2000>;
476            interrupt-controller;
477            #interrupt-cells = <3>;
478            interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
479                         <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
480                         <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
481                         <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
482                         <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
483                         <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
484                         <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
485            interrupt-names = "host_intr0", "host_intr1",
486                              "host_intr2", "host_intr3",
487                              "host_intr4",
488                              "host_intr6", "host_intr7";
489            ti,irqs-reserved = /bits/ 8 <0x20>; /* BIT(5) */
490        };
491
492        pru1_0: pru@34000 {
493            compatible = "ti,am4376-pru";
494            reg = <0x34000 0x3000>,
495                  <0x22000 0x400>,
496                  <0x22400 0x100>;
497            reg-names = "iram", "control", "debug";
498            firmware-name = "am437x-pru1_0-fw";
499        };
500
501        pru1_1: pru@38000 {
502            compatible = "ti,am4376-pru";
503            reg = <0x38000 0x3000>,
504                  <0x24000 0x400>,
505                  <0x24400 0x100>;
506            reg-names = "iram", "control", "debug";
507            firmware-name = "am437x-pru1_1-fw";
508        };
509
510        pruss1_mdio: mdio@32400 {
511            compatible = "ti,davinci_mdio";
512            reg = <0x32400 0x90>;
513            clocks = <&dpll_core_m4_ck>;
514            clock-names = "fck";
515            bus_freq = <1000000>;
516            #address-cells = <1>;
517            #size-cells = <0>;
518        };
519    };
520
521...
522