1*8d13bc63SEmmanuel Vadot# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*8d13bc63SEmmanuel Vadot%YAML 1.2 3*8d13bc63SEmmanuel Vadot--- 4*8d13bc63SEmmanuel Vadot$id: http://devicetree.org/schemas/pinctrl/qcom,sm4450-tlmm.yaml# 5*8d13bc63SEmmanuel Vadot$schema: http://devicetree.org/meta-schemas/core.yaml# 6*8d13bc63SEmmanuel Vadot 7*8d13bc63SEmmanuel Vadottitle: Qualcomm Technologies, Inc. SM4450 TLMM block 8*8d13bc63SEmmanuel Vadot 9*8d13bc63SEmmanuel Vadotmaintainers: 10*8d13bc63SEmmanuel Vadot - Tengfei Fan <quic_tengfan@quicinc.com> 11*8d13bc63SEmmanuel Vadot 12*8d13bc63SEmmanuel Vadotdescription: 13*8d13bc63SEmmanuel Vadot Top Level Mode Multiplexer pin controller in Qualcomm SM4450 SoC. 14*8d13bc63SEmmanuel Vadot 15*8d13bc63SEmmanuel VadotallOf: 16*8d13bc63SEmmanuel Vadot - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# 17*8d13bc63SEmmanuel Vadot 18*8d13bc63SEmmanuel Vadotproperties: 19*8d13bc63SEmmanuel Vadot compatible: 20*8d13bc63SEmmanuel Vadot const: qcom,sm4450-pinctrl 21*8d13bc63SEmmanuel Vadot 22*8d13bc63SEmmanuel Vadot reg: 23*8d13bc63SEmmanuel Vadot maxItems: 1 24*8d13bc63SEmmanuel Vadot 25*8d13bc63SEmmanuel Vadot interrupts: true 26*8d13bc63SEmmanuel Vadot interrupt-controller: true 27*8d13bc63SEmmanuel Vadot "#interrupt-cells": true 28*8d13bc63SEmmanuel Vadot gpio-controller: true 29*8d13bc63SEmmanuel Vadot 30*8d13bc63SEmmanuel Vadot gpio-reserved-ranges: 31*8d13bc63SEmmanuel Vadot minItems: 1 32*8d13bc63SEmmanuel Vadot maxItems: 68 33*8d13bc63SEmmanuel Vadot 34*8d13bc63SEmmanuel Vadot gpio-line-names: 35*8d13bc63SEmmanuel Vadot maxItems: 136 36*8d13bc63SEmmanuel Vadot 37*8d13bc63SEmmanuel Vadot "#gpio-cells": true 38*8d13bc63SEmmanuel Vadot gpio-ranges: true 39*8d13bc63SEmmanuel Vadot wakeup-parent: true 40*8d13bc63SEmmanuel Vadot 41*8d13bc63SEmmanuel VadotpatternProperties: 42*8d13bc63SEmmanuel Vadot "-state$": 43*8d13bc63SEmmanuel Vadot oneOf: 44*8d13bc63SEmmanuel Vadot - $ref: "#/$defs/qcom-sm4450-tlmm-state" 45*8d13bc63SEmmanuel Vadot - patternProperties: 46*8d13bc63SEmmanuel Vadot "-pins$": 47*8d13bc63SEmmanuel Vadot $ref: "#/$defs/qcom-sm4450-tlmm-state" 48*8d13bc63SEmmanuel Vadot additionalProperties: false 49*8d13bc63SEmmanuel Vadot 50*8d13bc63SEmmanuel Vadot$defs: 51*8d13bc63SEmmanuel Vadot qcom-sm4450-tlmm-state: 52*8d13bc63SEmmanuel Vadot type: object 53*8d13bc63SEmmanuel Vadot description: 54*8d13bc63SEmmanuel Vadot Pinctrl node's client devices use subnodes for desired pin configuration. 55*8d13bc63SEmmanuel Vadot Client device subnodes use below standard properties. 56*8d13bc63SEmmanuel Vadot $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state 57*8d13bc63SEmmanuel Vadot unevaluatedProperties: false 58*8d13bc63SEmmanuel Vadot 59*8d13bc63SEmmanuel Vadot properties: 60*8d13bc63SEmmanuel Vadot pins: 61*8d13bc63SEmmanuel Vadot description: 62*8d13bc63SEmmanuel Vadot List of gpio pins affected by the properties specified in this 63*8d13bc63SEmmanuel Vadot subnode. 64*8d13bc63SEmmanuel Vadot items: 65*8d13bc63SEmmanuel Vadot oneOf: 66*8d13bc63SEmmanuel Vadot - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-2][0-9]|13[0-5])$" 67*8d13bc63SEmmanuel Vadot - enum: [ sdc2_clk, sdc2_cmd, sdc2_data, ufs_reset ] 68*8d13bc63SEmmanuel Vadot minItems: 1 69*8d13bc63SEmmanuel Vadot maxItems: 36 70*8d13bc63SEmmanuel Vadot 71*8d13bc63SEmmanuel Vadot function: 72*8d13bc63SEmmanuel Vadot description: 73*8d13bc63SEmmanuel Vadot Specify the alternative function to be configured for the specified 74*8d13bc63SEmmanuel Vadot pins. 75*8d13bc63SEmmanuel Vadot enum: [ gpio, atest_char, atest_char0, atest_char1, atest_char2, 76*8d13bc63SEmmanuel Vadot atest_char3, atest_usb0, atest_usb00, atest_usb01, atest_usb02, 77*8d13bc63SEmmanuel Vadot atest_usb03, audio_ref, cam_mclk, cci_async, cci_i2c, 78*8d13bc63SEmmanuel Vadot cci_timer0, cci_timer1, cci_timer2, cci_timer3, cci_timer4, 79*8d13bc63SEmmanuel Vadot cmu_rng0, cmu_rng1, cmu_rng2, cmu_rng3, coex_uart1, cri_trng, 80*8d13bc63SEmmanuel Vadot cri_trng0, cri_trng1, dbg_out, ddr_bist, ddr_pxi0, ddr_pxi1, 81*8d13bc63SEmmanuel Vadot dp0_hot, gcc_gp1, gcc_gp2, gcc_gp3, host2wlan_sol, ibi_i3c, 82*8d13bc63SEmmanuel Vadot jitter_bist, mdp_vsync, mdp_vsync0, mdp_vsync1, mdp_vsync2, 83*8d13bc63SEmmanuel Vadot mdp_vsync3, mi2s0_data0, mi2s0_data1, mi2s0_sck, mi2s0_ws, 84*8d13bc63SEmmanuel Vadot mi2s2_data0, mi2s2_data1, mi2s2_sck, mi2s2_ws, mi2s_mclk0, 85*8d13bc63SEmmanuel Vadot mi2s_mclk1, nav_gpio0, nav_gpio1, nav_gpio2, pcie0_clk, 86*8d13bc63SEmmanuel Vadot phase_flag0, phase_flag1, phase_flag10, phase_flag11, 87*8d13bc63SEmmanuel Vadot phase_flag12, phase_flag13, phase_flag14, phase_flag15, 88*8d13bc63SEmmanuel Vadot phase_flag16, phase_flag17, phase_flag18, phase_flag19, 89*8d13bc63SEmmanuel Vadot phase_flag2, phase_flag20, phase_flag21, phase_flag22, 90*8d13bc63SEmmanuel Vadot phase_flag23, phase_flag24, phase_flag25, phase_flag26, 91*8d13bc63SEmmanuel Vadot phase_flag27, phase_flag28, phase_flag29, phase_flag3, 92*8d13bc63SEmmanuel Vadot phase_flag30, phase_flag31, phase_flag4, phase_flag5, 93*8d13bc63SEmmanuel Vadot phase_flag6, phase_flag7, phase_flag8, phase_flag9, 94*8d13bc63SEmmanuel Vadot pll_bist, pll_clk, prng_rosc0, prng_rosc1, prng_rosc2, 95*8d13bc63SEmmanuel Vadot prng_rosc3, qdss_cti, qdss_gpio, qdss_gpio0, qdss_gpio1, 96*8d13bc63SEmmanuel Vadot qdss_gpio10, qdss_gpio11, qdss_gpio12, qdss_gpio13, qdss_gpio14, 97*8d13bc63SEmmanuel Vadot qdss_gpio15, qdss_gpio2, qdss_gpio3, qdss_gpio4, qdss_gpio5, 98*8d13bc63SEmmanuel Vadot qdss_gpio6, qdss_gpio7, qdss_gpio8, qdss_gpio9, qlink0_enable, 99*8d13bc63SEmmanuel Vadot qlink0_request, qlink0_wmss, qlink1_enable, qlink1_request, 100*8d13bc63SEmmanuel Vadot qlink1_wmss, qlink2_enable, qlink2_request, qlink2_wmss, 101*8d13bc63SEmmanuel Vadot qup0_se0, qup0_se1, qup0_se2, qup0_se3, qup0_se4, qup0_se5, 102*8d13bc63SEmmanuel Vadot qup0_se6, qup0_se7, qup1_se0, qup1_se1, qup1_se2, qup1_se3, 103*8d13bc63SEmmanuel Vadot qup1_se4, qup1_se5, qup1_se6, sd_write, tb_trig, tgu_ch0, 104*8d13bc63SEmmanuel Vadot tgu_ch1, tgu_ch2, tgu_ch3, tmess_prng0, tmess_prng1, 105*8d13bc63SEmmanuel Vadot tmess_prng2, tmess_prng3, tsense_pwm1, tsense_pwm2, uim0_clk, 106*8d13bc63SEmmanuel Vadot uim0_data, uim0_present, uim0_reset, uim1_clk, uim1_data, 107*8d13bc63SEmmanuel Vadot uim1_present, uim1_reset, usb0_hs, usb0_phy, vfr_0, vfr_1, 108*8d13bc63SEmmanuel Vadot vsense_trigger ] 109*8d13bc63SEmmanuel Vadot 110*8d13bc63SEmmanuel Vadot required: 111*8d13bc63SEmmanuel Vadot - pins 112*8d13bc63SEmmanuel Vadot 113*8d13bc63SEmmanuel Vadotrequired: 114*8d13bc63SEmmanuel Vadot - compatible 115*8d13bc63SEmmanuel Vadot - reg 116*8d13bc63SEmmanuel Vadot 117*8d13bc63SEmmanuel VadotadditionalProperties: false 118*8d13bc63SEmmanuel Vadot 119*8d13bc63SEmmanuel Vadotexamples: 120*8d13bc63SEmmanuel Vadot - | 121*8d13bc63SEmmanuel Vadot #include <dt-bindings/interrupt-controller/arm-gic.h> 122*8d13bc63SEmmanuel Vadot tlmm: pinctrl@f100000 { 123*8d13bc63SEmmanuel Vadot compatible = "qcom,sm4450-tlmm"; 124*8d13bc63SEmmanuel Vadot reg = <0x0f100000 0x300000>; 125*8d13bc63SEmmanuel Vadot gpio-controller; 126*8d13bc63SEmmanuel Vadot #gpio-cells = <2>; 127*8d13bc63SEmmanuel Vadot gpio-ranges = <&tlmm 0 0 137>; 128*8d13bc63SEmmanuel Vadot interrupt-controller; 129*8d13bc63SEmmanuel Vadot #interrupt-cells = <2>; 130*8d13bc63SEmmanuel Vadot interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 131*8d13bc63SEmmanuel Vadot 132*8d13bc63SEmmanuel Vadot gpio-wo-state { 133*8d13bc63SEmmanuel Vadot pins = "gpio1"; 134*8d13bc63SEmmanuel Vadot function = "gpio"; 135*8d13bc63SEmmanuel Vadot }; 136*8d13bc63SEmmanuel Vadot 137*8d13bc63SEmmanuel Vadot uart-w-state { 138*8d13bc63SEmmanuel Vadot rx-pins { 139*8d13bc63SEmmanuel Vadot pins = "gpio23"; 140*8d13bc63SEmmanuel Vadot function = "qup1_se2"; 141*8d13bc63SEmmanuel Vadot bias-pull-up; 142*8d13bc63SEmmanuel Vadot }; 143*8d13bc63SEmmanuel Vadot 144*8d13bc63SEmmanuel Vadot tx-pins { 145*8d13bc63SEmmanuel Vadot pins = "gpio22"; 146*8d13bc63SEmmanuel Vadot function = "qup1_se2"; 147*8d13bc63SEmmanuel Vadot bias-disable; 148*8d13bc63SEmmanuel Vadot }; 149*8d13bc63SEmmanuel Vadot }; 150*8d13bc63SEmmanuel Vadot }; 151*8d13bc63SEmmanuel Vadot... 152